]> Gitweb @ Texas Instruments - Open Source Git Repositories - git.TI.com/gitweb - android-sdk/arm-ds5-gator.git/blob - daemon/events-Cortex-A5.xml
Merge branch 'master' into android
[android-sdk/arm-ds5-gator.git] / daemon / events-Cortex-A5.xml
1   <counter_set name="ARM_Cortex-A5_cntX">\r
2     <counter name="ARM_Cortex-A5_cnt0"/>\r
3     <counter name="ARM_Cortex-A5_cnt1"/>\r
4   </counter_set>\r
5   <category name="Cortex-A5" counter_set="ARM_Cortex-A5_cntX" per_cpu="yes" event_based_sampling="yes">\r
6     <event counter="ARM_Cortex-A5_ccnt" title="Clock" name="Cycles" alias="ClockCycles" display="hertz" units="Hz" average_selection="yes" description="The number of core clock cycles"/>\r
7     <event event="0x00" title="Software" name="Increment" description="Incremented only on writes to the Software Increment Register"/>\r
8     <event event="0x01" title="Cache" name="Instruction refill" description="Instruction fetch that causes a refill of at least the level of instruction or unified cache closest to the processor"/>\r
9     <event event="0x02" title="Cache" name="Inst TLB refill" description="Instruction fetch that causes a TLB refill of at least the level of TLB closest to the processor"/>\r
10     <event event="0x03" title="Cache" name="Data refill" description="Memory Read or Write operation that causes a refill of at least the level of data or unified cache closest to the processor"/>\r
11     <event event="0x04" title="Cache" name="Data access" description="Memory Read or Write operation that causes a cache access to at least the level of data or unified cache closest to the processor"/>\r
12     <event event="0x05" title="Cache" name="Data TLB refill" description="Memory Read or Write operation that causes a TLB refill of at least the level of TLB closest to the processor"/>\r
13     <event event="0x06" title="Instruction" name="Memory read" alias="MemoryRead" description="Memory-reading instruction architecturally executed"/>\r
14     <event event="0x07" title="Instruction" name="Memory write" alias="MemoryWrite" description="Memory-writing instruction architecturally executed"/>\r
15     <event event="0x08" title="Instruction" name="Executed" alias="InstructionsExecuted" description="Instruction architecturally executed"/>\r
16     <event event="0x09" title="Exception" name="Taken" description="Exceptions taken"/>\r
17     <event event="0x0a" title="Exception" name="Return" description="Exception return architecturally executed"/>\r
18     <event event="0x0b" title="Instruction" name="CONTEXTIDR" description="Instruction that writes to the CONTEXTIDR architecturally executed"/>\r
19     <event event="0x0c" title="Branch" name="PC change" description="Software change of the Program Counter, except by an exception, architecturally executed"/>\r
20     <event event="0x0d" title="Branch" name="Immediate" description="Immediate branch architecturally executed"/>\r
21     <event event="0x0e" title="Procedure" name="Return" description="Procedure return, other than exception return, architecturally executed"/>\r
22     <event event="0x0f" title="Memory" name="Unaligned access" alias="UnalignedAccess" description="Unaligned access architecturally executed"/>\r
23     <event event="0x10" title="Branch" name="Mispredicted" alias="BranchMispredicted" description="Branch mispredicted or not predicted"/>\r
24     <event event="0x12" title="Branch" name="Potential prediction" alias="PotentialPrediction" description="Branch or other change in program flow that could have been predicted by the branch prediction resources of the processor"/>\r
25     <event event="0x13" title="Memory" name="Memory access" description="Data memory access"/>\r
26     <event event="0x14" title="Cache" name="Instruction access" description="Instruction cache access"/>\r
27     <event event="0x15" title="Cache" name="Data eviction" description="Data cache eviction"/>\r
28     <event event="0x86" title="Interrupts" name="IRQ" description="IRQ exception taken"/>\r
29     <event event="0x87" title="Interrupts" name="FIQ" description="FIQ exception taken"/>\r
30     <event event="0xC0" title="Memory" name="External request" description="External memory request"/>\r
31     <event event="0xC1" title="Memory" name="Non-cacheable ext req" description="Non-cacheable external memory request"/>\r
32     <event event="0xC2" title="Cache" name="Linefill" description="Linefill because of prefetch"/>\r
33     <event event="0xC3" title="Cache" name="Linefill dropped" description="Prefetch linefill dropped"/>\r
34     <event event="0xC4" title="Cache" name="Allocate mode enter" description="Entering read allocate mode"/>\r
35     <event event="0xC5" title="Cache" name="Allocate mode" description="Read allocate mode"/>\r
36     <event event="0xC7" title="ETM" name="ETM Ext Out[0]" description=""/>\r
37     <event event="0xC8" title="ETM" name="ETM Ext Out[1]" description=""/>\r
38     <event event="0xC9" title="Instruction" name="Pipeline stall" description="Data Write operation that stalls the pipeline because the store buffer is full"/>\r
39   </category>\r