1 /*
2 * Hardware modules present on the DRA7xx chips
3 *
4 * Copyright (C) 2013 Texas Instruments Incorporated - http://www.ti.com
5 *
6 * Paul Walmsley
7 * Benoit Cousson
8 *
9 * This file is automatically generated from the OMAP hardware databases.
10 * We respectfully ask that any modifications to this file be coordinated
11 * with the public linux-omap@vger.kernel.org mailing list and the
12 * authors above to ensure that the autogeneration scripts are kept
13 * up-to-date with the file contents.
14 *
15 * This program is free software; you can redistribute it and/or modify
16 * it under the terms of the GNU General Public License version 2 as
17 * published by the Free Software Foundation.
18 */
20 #include <linux/io.h>
21 #include <linux/platform_data/gpio-omap.h>
22 #include <linux/power/smartreflex.h>
23 #include <linux/platform_data/omap_ocp2scp.h>
24 #include <linux/i2c-omap.h>
26 #include <linux/omap-dma.h>
27 #include <linux/platform_data/spi-omap2-mcspi.h>
28 #include <linux/platform_data/asoc-ti-mcbsp.h>
29 #include <plat/dmtimer.h>
31 #include "omap_hwmod.h"
32 #include "omap_hwmod_common_data.h"
33 #include "cm1_7xx.h"
34 #include "cm2_7xx.h"
35 #include "prm7xx.h"
36 #include "prm-regbits-7xx.h"
37 #include "i2c.h"
38 #include "mmc.h"
39 #include "wd_timer.h"
41 /* Base offset for all DRA7XX interrupts external to MPUSS */
42 #define DRA7XX_IRQ_GIC_START 32
44 /* Base offset for all DRA7XX dma requests */
45 #define DRA7XX_DMA_REQ_START 1
48 /*
49 * IP blocks
50 */
52 /*
53 * 'dmm' class
54 * instance(s): dmm
55 */
56 static struct omap_hwmod_class dra7xx_dmm_hwmod_class = {
57 .name = "dmm",
58 };
60 /* dmm */
61 static struct omap_hwmod_irq_info dra7xx_dmm_irqs[] = {
62 { .irq = 113 + DRA7XX_IRQ_GIC_START },
63 { .irq = -1 }
64 };
66 static struct omap_hwmod dra7xx_dmm_hwmod = {
67 .name = "dmm",
68 .class = &dra7xx_dmm_hwmod_class,
69 .clkdm_name = "emif_clkdm",
70 .mpu_irqs = dra7xx_dmm_irqs,
71 .prcm = {
72 .omap4 = {
73 .clkctrl_offs = DRA7XX_CM_EMIF_DMM_CLKCTRL_OFFSET,
74 .context_offs = DRA7XX_RM_EMIF_DMM_CONTEXT_OFFSET,
75 },
76 },
77 };
79 /*
80 * 'emif_ocp_fw' class
81 * instance(s): emif_ocp_fw
82 */
83 static struct omap_hwmod_class dra7xx_emif_ocp_fw_hwmod_class = {
84 .name = "emif_ocp_fw",
85 };
87 /* emif_ocp_fw */
88 static struct omap_hwmod dra7xx_emif_ocp_fw_hwmod = {
89 .name = "emif_ocp_fw",
90 .class = &dra7xx_emif_ocp_fw_hwmod_class,
91 .clkdm_name = "emif_clkdm",
92 .prcm = {
93 .omap4 = {
94 .clkctrl_offs = DRA7XX_CM_EMIF_EMIF_OCP_FW_CLKCTRL_OFFSET,
95 .context_offs = DRA7XX_RM_EMIF_EMIF_OCP_FW_CONTEXT_OFFSET,
96 },
97 },
98 };
100 /*
101 * 'l3' class
102 * instance(s): l3_instr, l3_main_1, l3_main_2
103 */
104 static struct omap_hwmod_class dra7xx_l3_hwmod_class = {
105 .name = "l3",
106 };
108 /* l3_instr */
109 static struct omap_hwmod dra7xx_l3_instr_hwmod = {
110 .name = "l3_instr",
111 .class = &dra7xx_l3_hwmod_class,
112 .clkdm_name = "l3instr_clkdm",
113 .prcm = {
114 .omap4 = {
115 .clkctrl_offs = DRA7XX_CM_L3INSTR_L3_INSTR_CLKCTRL_OFFSET,
116 .context_offs = DRA7XX_RM_L3INSTR_L3_INSTR_CONTEXT_OFFSET,
117 .modulemode = MODULEMODE_HWCTRL,
118 },
119 },
120 };
122 /* l3_main_1 */
123 static struct omap_hwmod_irq_info dra7xx_l3_main_1_irqs[] = {
124 { .name = "dbg_err", .irq = 9 + DRA7XX_IRQ_GIC_START },
125 { .name = "app_err", .irq = 10 + DRA7XX_IRQ_GIC_START },
126 { .name = "stat_alarm", .irq = 16 + DRA7XX_IRQ_GIC_START },
127 { .irq = -1 }
128 };
130 static struct omap_hwmod dra7xx_l3_main_1_hwmod = {
131 .name = "l3_main_1",
132 .class = &dra7xx_l3_hwmod_class,
133 .clkdm_name = "l3main1_clkdm",
134 .mpu_irqs = dra7xx_l3_main_1_irqs,
135 .prcm = {
136 .omap4 = {
137 .clkctrl_offs = DRA7XX_CM_L3MAIN1_L3_MAIN_1_CLKCTRL_OFFSET,
138 .context_offs = DRA7XX_RM_L3MAIN1_L3_MAIN_1_CONTEXT_OFFSET,
139 },
140 },
141 };
143 /* l3_main_2 */
144 static struct omap_hwmod dra7xx_l3_main_2_hwmod = {
145 .name = "l3_main_2",
146 .class = &dra7xx_l3_hwmod_class,
147 .clkdm_name = "l3instr_clkdm",
148 .prcm = {
149 .omap4 = {
150 .clkctrl_offs = DRA7XX_CM_L3INSTR_L3_MAIN_2_CLKCTRL_OFFSET,
151 .context_offs = DRA7XX_RM_L3INSTR_L3_MAIN_2_CONTEXT_OFFSET,
152 .modulemode = MODULEMODE_HWCTRL,
153 },
154 },
155 };
157 /*
158 * 'l4' class
159 * instance(s): l4_cfg, l4_per1, l4_per2, l4_per3, l4_wkup
160 */
161 static struct omap_hwmod_class dra7xx_l4_hwmod_class = {
162 .name = "l4",
163 };
165 /* l4_cfg */
166 static struct omap_hwmod dra7xx_l4_cfg_hwmod = {
167 .name = "l4_cfg",
168 .class = &dra7xx_l4_hwmod_class,
169 .clkdm_name = "l4cfg_clkdm",
170 .prcm = {
171 .omap4 = {
172 .clkctrl_offs = DRA7XX_CM_L4CFG_L4_CFG_CLKCTRL_OFFSET,
173 .context_offs = DRA7XX_RM_L4CFG_L4_CFG_CONTEXT_OFFSET,
174 },
175 },
176 };
178 /* l4_per1 */
179 static struct omap_hwmod dra7xx_l4_per1_hwmod = {
180 .name = "l4_per1",
181 .class = &dra7xx_l4_hwmod_class,
182 .clkdm_name = "l4per_clkdm",
183 .prcm = {
184 .omap4 = {
185 .clkctrl_offs = DRA7XX_CM_L4PER_L4_PER1_CLKCTRL_OFFSET,
186 .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
187 },
188 },
189 };
191 /* l4_per2 */
192 static struct omap_hwmod dra7xx_l4_per2_hwmod = {
193 .name = "l4_per2",
194 .class = &dra7xx_l4_hwmod_class,
195 .clkdm_name = "l4per2_clkdm",
196 .prcm = {
197 .omap4 = {
198 .clkctrl_offs = DRA7XX_CM_L4PER2_L4_PER2_CLKCTRL_OFFSET,
199 .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
200 },
201 },
202 };
204 /* l4_per3 */
205 static struct omap_hwmod dra7xx_l4_per3_hwmod = {
206 .name = "l4_per3",
207 .class = &dra7xx_l4_hwmod_class,
208 .clkdm_name = "l4per3_clkdm",
209 .prcm = {
210 .omap4 = {
211 .clkctrl_offs = DRA7XX_CM_L4PER3_L4_PER3_CLKCTRL_OFFSET,
212 .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
213 },
214 },
215 };
217 /* l4_wkup */
218 static struct omap_hwmod dra7xx_l4_wkup_hwmod = {
219 .name = "l4_wkup",
220 .class = &dra7xx_l4_hwmod_class,
221 .clkdm_name = "wkupaon_clkdm",
222 .prcm = {
223 .omap4 = {
224 .clkctrl_offs = DRA7XX_CM_WKUPAON_L4_WKUP_CLKCTRL_OFFSET,
225 .context_offs = DRA7XX_RM_WKUPAON_L4_WKUP_CONTEXT_OFFSET,
226 },
227 },
228 };
230 /*
231 * 'mpu_bus' class
232 * instance(s): mpu_private
233 */
234 static struct omap_hwmod_class dra7xx_mpu_bus_hwmod_class = {
235 .name = "mpu_bus",
236 };
238 /* mpu_private */
239 static struct omap_hwmod dra7xx_mpu_private_hwmod = {
240 .name = "mpu_private",
241 .class = &dra7xx_mpu_bus_hwmod_class,
242 .clkdm_name = "mpu_clkdm",
243 .prcm = {
244 .omap4 = {
245 .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
246 },
247 },
248 };
250 /*
251 * 'ocp_wp_noc' class
252 * instance(s): ocp_wp_noc
253 */
254 static struct omap_hwmod_class dra7xx_ocp_wp_noc_hwmod_class = {
255 .name = "ocp_wp_noc",
256 };
258 /* ocp_wp_noc */
259 static struct omap_hwmod dra7xx_ocp_wp_noc_hwmod = {
260 .name = "ocp_wp_noc",
261 .class = &dra7xx_ocp_wp_noc_hwmod_class,
262 .clkdm_name = "l3instr_clkdm",
263 .prcm = {
264 .omap4 = {
265 .clkctrl_offs = DRA7XX_CM_L3INSTR_OCP_WP_NOC_CLKCTRL_OFFSET,
266 .context_offs = DRA7XX_RM_L3INSTR_OCP_WP_NOC_CONTEXT_OFFSET,
267 .modulemode = MODULEMODE_HWCTRL,
268 },
269 },
270 };
272 /*
273 * 'atl' class
274 *
275 */
277 static struct omap_hwmod_class dra7xx_atl_hwmod_class = {
278 .name = "atl",
279 };
281 /* atl */
282 static struct omap_hwmod dra7xx_atl_hwmod = {
283 .name = "atl",
284 .class = &dra7xx_atl_hwmod_class,
285 .clkdm_name = "atl_clkdm",
286 .main_clk = "atl_gfclk_mux",
287 .prcm = {
288 .omap4 = {
289 .clkctrl_offs = DRA7XX_CM_ATL_ATL_CLKCTRL_OFFSET,
290 .context_offs = DRA7XX_RM_ATL_ATL_CONTEXT_OFFSET,
291 .modulemode = MODULEMODE_SWCTRL,
292 },
293 },
294 };
296 /*
297 * 'bb2d' class
298 *
299 */
301 static struct omap_hwmod_class dra7xx_bb2d_hwmod_class = {
302 .name = "bb2d",
303 };
305 /* bb2d */
306 static struct omap_hwmod_irq_info dra7xx_bb2d_irqs[] = {
307 { .irq = 125 + DRA7XX_IRQ_GIC_START },
308 { .irq = -1 }
309 };
311 static struct omap_hwmod dra7xx_bb2d_hwmod = {
312 .name = "bb2d",
313 .class = &dra7xx_bb2d_hwmod_class,
314 .clkdm_name = "dss_clkdm",
315 .mpu_irqs = dra7xx_bb2d_irqs,
316 .main_clk = "dpll_core_h24x2_ck",
317 .prcm = {
318 .omap4 = {
319 .clkctrl_offs = DRA7XX_CM_DSS_BB2D_CLKCTRL_OFFSET,
320 .context_offs = DRA7XX_RM_DSS_BB2D_CONTEXT_OFFSET,
321 .modulemode = MODULEMODE_SWCTRL,
322 },
323 },
324 };
326 /*
327 * 'counter' class
328 *
329 */
331 static struct omap_hwmod_class_sysconfig dra7xx_counter_sysc = {
332 .rev_offs = 0x0000,
333 .sysc_offs = 0x0010,
334 .sysc_flags = SYSC_HAS_SIDLEMODE,
335 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
336 SIDLE_SMART_WKUP),
337 .sysc_fields = &omap_hwmod_sysc_type1,
338 };
340 static struct omap_hwmod_class dra7xx_counter_hwmod_class = {
341 .name = "counter",
342 .sysc = &dra7xx_counter_sysc,
343 };
345 /* counter_32k */
346 static struct omap_hwmod dra7xx_counter_32k_hwmod = {
347 .name = "counter_32k",
348 .class = &dra7xx_counter_hwmod_class,
349 .clkdm_name = "wkupaon_clkdm",
350 .flags = HWMOD_SWSUP_SIDLE,
351 .main_clk = "wkupaon_iclk_mux",
352 .prcm = {
353 .omap4 = {
354 .clkctrl_offs = DRA7XX_CM_WKUPAON_COUNTER_32K_CLKCTRL_OFFSET,
355 .context_offs = DRA7XX_RM_WKUPAON_COUNTER_32K_CONTEXT_OFFSET,
356 },
357 },
358 };
360 /*
361 * 'ctrl_module' class
362 *
363 */
365 static struct omap_hwmod_class dra7xx_ctrl_module_hwmod_class = {
366 .name = "ctrl_module",
367 };
369 /* ctrl_module_wkup */
370 static struct omap_hwmod dra7xx_ctrl_module_wkup_hwmod = {
371 .name = "ctrl_module_wkup",
372 .class = &dra7xx_ctrl_module_hwmod_class,
373 .clkdm_name = "wkupaon_clkdm",
374 .prcm = {
375 .omap4 = {
376 .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
377 },
378 },
379 };
381 /*
382 * 'dcan' class
383 *
384 */
386 static struct omap_hwmod_class dra7xx_dcan_hwmod_class = {
387 .name = "dcan",
388 };
390 /* dcan1 */
391 static struct omap_hwmod dra7xx_dcan1_hwmod = {
392 .name = "dcan1",
393 .class = &dra7xx_dcan_hwmod_class,
394 .clkdm_name = "wkupaon_clkdm",
395 .main_clk = "dcan1_sys_clk_mux",
396 .prcm = {
397 .omap4 = {
398 .clkctrl_offs = DRA7XX_CM_WKUPAON_DCAN1_CLKCTRL_OFFSET,
399 .context_offs = DRA7XX_RM_WKUPAON_DCAN1_CONTEXT_OFFSET,
400 .modulemode = MODULEMODE_SWCTRL,
401 },
402 },
403 };
405 /* dcan2 */
406 static struct omap_hwmod dra7xx_dcan2_hwmod = {
407 .name = "dcan2",
408 .class = &dra7xx_dcan_hwmod_class,
409 .clkdm_name = "l4per2_clkdm",
410 .main_clk = "sys_clkin1",
411 .prcm = {
412 .omap4 = {
413 .clkctrl_offs = DRA7XX_CM_L4PER2_DCAN2_CLKCTRL_OFFSET,
414 .context_offs = DRA7XX_RM_L4PER2_DCAN2_CONTEXT_OFFSET,
415 .modulemode = MODULEMODE_SWCTRL,
416 },
417 },
418 };
420 /*
421 * 'dma' class
422 *
423 */
425 static struct omap_hwmod_class_sysconfig dra7xx_dma_sysc = {
426 .rev_offs = 0x0000,
427 .sysc_offs = 0x002c,
428 .syss_offs = 0x0028,
429 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
430 SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
431 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
432 SYSS_HAS_RESET_STATUS),
433 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
434 SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
435 MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
436 .sysc_fields = &omap_hwmod_sysc_type1,
437 };
439 static struct omap_hwmod_class dra7xx_dma_hwmod_class = {
440 .name = "dma",
441 .sysc = &dra7xx_dma_sysc,
442 };
444 /* dma dev_attr */
445 static struct omap_dma_dev_attr dma_dev_attr = {
446 .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
447 IS_CSSA_32 | IS_CDSA_32 | IS_RW_PRIORITY,
448 .lch_count = 32,
449 };
451 /* dma_system */
452 static struct omap_hwmod_irq_info dra7xx_dma_system_irqs[] = {
453 { .name = "0", .irq = 12 + DRA7XX_IRQ_GIC_START },
454 { .name = "1", .irq = 13 + DRA7XX_IRQ_GIC_START },
455 { .name = "2", .irq = 14 + DRA7XX_IRQ_GIC_START },
456 { .name = "3", .irq = 15 + DRA7XX_IRQ_GIC_START },
457 { .irq = -1 }
458 };
460 static struct omap_hwmod dra7xx_dma_system_hwmod = {
461 .name = "dma_system",
462 .class = &dra7xx_dma_hwmod_class,
463 .clkdm_name = "dma_clkdm",
464 .mpu_irqs = dra7xx_dma_system_irqs,
465 .main_clk = "l3_iclk_div",
466 .prcm = {
467 .omap4 = {
468 .clkctrl_offs = DRA7XX_CM_DMA_DMA_SYSTEM_CLKCTRL_OFFSET,
469 .context_offs = DRA7XX_RM_DMA_DMA_SYSTEM_CONTEXT_OFFSET,
470 },
471 },
472 .dev_attr = &dma_dev_attr,
473 };
475 /*
476 * 'dss' class
477 *
478 */
480 static struct omap_hwmod_class_sysconfig dra7xx_dss_sysc = {
481 .rev_offs = 0x0000,
482 .syss_offs = 0x0014,
483 .sysc_flags = SYSS_HAS_RESET_STATUS,
484 };
486 static struct omap_hwmod_class dra7xx_dss_hwmod_class = {
487 .name = "dss",
488 .sysc = &dra7xx_dss_sysc,
489 .reset = omap_dss_reset,
490 };
492 /* dss */
493 static struct omap_hwmod_dma_info dra7xx_dss_sdma_reqs[] = {
494 { .dma_req = 75 + DRA7XX_DMA_REQ_START },
495 { .dma_req = -1 }
496 };
498 static struct omap_hwmod_opt_clk dss_opt_clks[] = {
499 { .role = "dss_clk", .clk = "dss_dss_clk" },
500 { .role = "hdmi_phy_clk", .clk = "dss_48mhz_clk" },
501 { .role = "32khz_clk", .clk = "dss_32khz_clk" },
502 { .role = "video2_clk", .clk = "dss_video2_clk" },
503 { .role = "video1_clk", .clk = "dss_video1_clk" },
504 { .role = "hdmi_clk", .clk = "dss_hdmi_clk" },
505 };
507 static struct omap_hwmod dra7xx_dss_hwmod = {
508 .name = "dss_core",
509 .class = &dra7xx_dss_hwmod_class,
510 .clkdm_name = "dss_clkdm",
511 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
512 .sdma_reqs = dra7xx_dss_sdma_reqs,
513 .main_clk = "dss_dss_clk",
514 .prcm = {
515 .omap4 = {
516 .clkctrl_offs = DRA7XX_CM_DSS_DSS_CLKCTRL_OFFSET,
517 .context_offs = DRA7XX_RM_DSS_DSS_CONTEXT_OFFSET,
518 .modulemode = MODULEMODE_SWCTRL,
519 },
520 },
521 .opt_clks = dss_opt_clks,
522 .opt_clks_cnt = ARRAY_SIZE(dss_opt_clks),
523 };
525 /*
526 * 'dispc' class
527 * display controller
528 */
530 static struct omap_hwmod_class_sysconfig dra7xx_dispc_sysc = {
531 .rev_offs = 0x0000,
532 .sysc_offs = 0x0010,
533 .syss_offs = 0x0014,
534 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
535 SYSC_HAS_ENAWAKEUP | SYSC_HAS_MIDLEMODE |
536 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
537 SYSS_HAS_RESET_STATUS),
538 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
539 MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
540 .sysc_fields = &omap_hwmod_sysc_type1,
541 };
543 static struct omap_hwmod_class dra7xx_dispc_hwmod_class = {
544 .name = "dispc",
545 .sysc = &dra7xx_dispc_sysc,
546 };
548 /* dss_dispc */
549 static struct omap_hwmod_irq_info dra7xx_dss_dispc_irqs[] = {
550 { .irq = 25 + DRA7XX_IRQ_GIC_START },
551 { .irq = -1 }
552 };
554 static struct omap_hwmod_dma_info dra7xx_dss_dispc_sdma_reqs[] = {
555 { .dma_req = 5 + DRA7XX_DMA_REQ_START },
556 { .dma_req = -1 }
557 };
559 /* dss_dispc dev_attr */
560 static struct omap_dss_dispc_dev_attr dss_dispc_dev_attr = {
561 .has_framedonetv_irq = 1,
562 .manager_count = 4,
563 };
565 static struct omap_hwmod dra7xx_dss_dispc_hwmod = {
566 .name = "dss_dispc",
567 .class = &dra7xx_dispc_hwmod_class,
568 .clkdm_name = "dss_clkdm",
569 .mpu_irqs = dra7xx_dss_dispc_irqs,
570 .sdma_reqs = dra7xx_dss_dispc_sdma_reqs,
571 .main_clk = "dss_dss_clk",
572 .prcm = {
573 .omap4 = {
574 .clkctrl_offs = DRA7XX_CM_DSS_DSS_CLKCTRL_OFFSET,
575 .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
576 },
577 },
578 .dev_attr = &dss_dispc_dev_attr,
579 };
581 /*
582 * 'hdmi' class
583 * hdmi controller
584 */
586 static struct omap_hwmod_class_sysconfig dra7xx_hdmi_sysc = {
587 .rev_offs = 0x0000,
588 .sysc_offs = 0x0010,
589 .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
590 SYSC_HAS_SOFTRESET),
591 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
592 SIDLE_SMART_WKUP),
593 .sysc_fields = &omap_hwmod_sysc_type2,
594 };
596 static struct omap_hwmod_class dra7xx_hdmi_hwmod_class = {
597 .name = "hdmi",
598 .sysc = &dra7xx_hdmi_sysc,
599 };
601 /* dss_hdmi */
602 static struct omap_hwmod_irq_info dra7xx_dss_hdmi_irqs[] = {
603 { .irq = 101 + DRA7XX_IRQ_GIC_START },
604 { .irq = -1 }
605 };
607 static struct omap_hwmod_dma_info dra7xx_dss_hdmi_sdma_reqs[] = {
608 { .dma_req = 75 + DRA7XX_DMA_REQ_START },
609 { .dma_req = -1 }
610 };
612 static struct omap_hwmod_opt_clk dss_hdmi_opt_clks[] = {
613 { .role = "sys_clk", .clk = "dss_hdmi_clk" },
614 };
616 static struct omap_hwmod dra7xx_dss_hdmi_hwmod = {
617 .name = "dss_hdmi",
618 .class = &dra7xx_hdmi_hwmod_class,
619 .clkdm_name = "dss_clkdm",
620 .mpu_irqs = dra7xx_dss_hdmi_irqs,
621 .sdma_reqs = dra7xx_dss_hdmi_sdma_reqs,
622 .main_clk = "dss_48mhz_clk",
623 .prcm = {
624 .omap4 = {
625 .clkctrl_offs = DRA7XX_CM_DSS_DSS_CLKCTRL_OFFSET,
626 .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
627 },
628 },
629 .opt_clks = dss_hdmi_opt_clks,
630 .opt_clks_cnt = ARRAY_SIZE(dss_hdmi_opt_clks),
631 };
633 /*
634 * 'elm' class
635 *
636 */
638 static struct omap_hwmod_class_sysconfig dra7xx_elm_sysc = {
639 .rev_offs = 0x0000,
640 .sysc_offs = 0x0010,
641 .syss_offs = 0x0014,
642 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
643 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
644 SYSS_HAS_RESET_STATUS),
645 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
646 SIDLE_SMART_WKUP),
647 .sysc_fields = &omap_hwmod_sysc_type1,
648 };
650 static struct omap_hwmod_class dra7xx_elm_hwmod_class = {
651 .name = "elm",
652 .sysc = &dra7xx_elm_sysc,
653 };
655 /* elm */
656 static struct omap_hwmod_irq_info dra7xx_elm_irqs[] = {
657 { .irq = 4 + DRA7XX_IRQ_GIC_START },
658 { .irq = -1 }
659 };
661 static struct omap_hwmod dra7xx_elm_hwmod = {
662 .name = "elm",
663 .class = &dra7xx_elm_hwmod_class,
664 .clkdm_name = "l4per_clkdm",
665 .mpu_irqs = dra7xx_elm_irqs,
666 .main_clk = "l3_iclk_div",
667 .prcm = {
668 .omap4 = {
669 .clkctrl_offs = DRA7XX_CM_L4PER_ELM_CLKCTRL_OFFSET,
670 .context_offs = DRA7XX_RM_L4PER_ELM_CONTEXT_OFFSET,
671 },
672 },
673 };
675 /*
676 * 'emif' class
677 *
678 */
680 static struct omap_hwmod_class_sysconfig dra7xx_emif_sysc = {
681 .rev_offs = 0x0000,
682 };
684 static struct omap_hwmod_class dra7xx_emif_hwmod_class = {
685 .name = "emif",
686 .sysc = &dra7xx_emif_sysc,
687 };
689 /* emif1 */
690 static struct omap_hwmod_irq_info dra7xx_emif1_irqs[] = {
691 { .irq = 110 + DRA7XX_IRQ_GIC_START },
692 { .irq = -1 }
693 };
695 static struct omap_hwmod dra7xx_emif1_hwmod = {
696 .name = "emif1",
697 .class = &dra7xx_emif_hwmod_class,
698 .clkdm_name = "emif_clkdm",
699 .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
700 .mpu_irqs = dra7xx_emif1_irqs,
701 .main_clk = "dpll_ddr_h11x2_ck",
702 .prcm = {
703 .omap4 = {
704 .clkctrl_offs = DRA7XX_CM_EMIF_EMIF1_CLKCTRL_OFFSET,
705 .context_offs = DRA7XX_RM_EMIF_EMIF1_CONTEXT_OFFSET,
706 .modulemode = MODULEMODE_HWCTRL,
707 },
708 },
709 };
711 /* emif2 */
712 static struct omap_hwmod_irq_info dra7xx_emif2_irqs[] = {
713 { .irq = 111 + DRA7XX_IRQ_GIC_START },
714 { .irq = -1 }
715 };
717 static struct omap_hwmod dra7xx_emif2_hwmod = {
718 .name = "emif2",
719 .class = &dra7xx_emif_hwmod_class,
720 .clkdm_name = "emif_clkdm",
721 .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
722 .mpu_irqs = dra7xx_emif2_irqs,
723 .main_clk = "dpll_ddr_h11x2_ck",
724 .prcm = {
725 .omap4 = {
726 .clkctrl_offs = DRA7XX_CM_EMIF_EMIF2_CLKCTRL_OFFSET,
727 .context_offs = DRA7XX_RM_EMIF_EMIF2_CONTEXT_OFFSET,
728 .modulemode = MODULEMODE_HWCTRL,
729 },
730 },
731 };
733 /*
734 * 'gpio' class
735 *
736 */
738 static struct omap_hwmod_class_sysconfig dra7xx_gpio_sysc = {
739 .rev_offs = 0x0000,
740 .sysc_offs = 0x0010,
741 .syss_offs = 0x0114,
742 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
743 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
744 SYSS_HAS_RESET_STATUS),
745 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
746 SIDLE_SMART_WKUP),
747 .sysc_fields = &omap_hwmod_sysc_type1,
748 };
750 static struct omap_hwmod_class dra7xx_gpio_hwmod_class = {
751 .name = "gpio",
752 .sysc = &dra7xx_gpio_sysc,
753 .rev = 2,
754 };
756 /* gpio dev_attr */
757 static struct omap_gpio_dev_attr gpio_dev_attr = {
758 .bank_width = 32,
759 .dbck_flag = true,
760 };
762 /* gpio1 */
763 static struct omap_hwmod_irq_info dra7xx_gpio1_irqs[] = {
764 { .irq = 29 + DRA7XX_IRQ_GIC_START },
765 { .irq = -1 }
766 };
768 static struct omap_hwmod_opt_clk gpio1_opt_clks[] = {
769 { .role = "dbclk", .clk = "gpio1_dbclk" },
770 };
772 static struct omap_hwmod dra7xx_gpio1_hwmod = {
773 .name = "gpio1",
774 .class = &dra7xx_gpio_hwmod_class,
775 .clkdm_name = "wkupaon_clkdm",
776 .mpu_irqs = dra7xx_gpio1_irqs,
777 .main_clk = "wkupaon_iclk_mux",
778 .prcm = {
779 .omap4 = {
780 .clkctrl_offs = DRA7XX_CM_WKUPAON_GPIO1_CLKCTRL_OFFSET,
781 .context_offs = DRA7XX_RM_WKUPAON_GPIO1_CONTEXT_OFFSET,
782 .modulemode = MODULEMODE_HWCTRL,
783 },
784 },
785 .opt_clks = gpio1_opt_clks,
786 .opt_clks_cnt = ARRAY_SIZE(gpio1_opt_clks),
787 .dev_attr = &gpio_dev_attr,
788 };
790 /* gpio2 */
791 static struct omap_hwmod_irq_info dra7xx_gpio2_irqs[] = {
792 { .irq = 30 + DRA7XX_IRQ_GIC_START },
793 { .irq = -1 }
794 };
796 static struct omap_hwmod_opt_clk gpio2_opt_clks[] = {
797 { .role = "dbclk", .clk = "gpio2_dbclk" },
798 };
800 static struct omap_hwmod dra7xx_gpio2_hwmod = {
801 .name = "gpio2",
802 .class = &dra7xx_gpio_hwmod_class,
803 .clkdm_name = "l4per_clkdm",
804 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
805 .mpu_irqs = dra7xx_gpio2_irqs,
806 .main_clk = "l3_iclk_div",
807 .prcm = {
808 .omap4 = {
809 .clkctrl_offs = DRA7XX_CM_L4PER_GPIO2_CLKCTRL_OFFSET,
810 .context_offs = DRA7XX_RM_L4PER_GPIO2_CONTEXT_OFFSET,
811 .modulemode = MODULEMODE_HWCTRL,
812 },
813 },
814 .opt_clks = gpio2_opt_clks,
815 .opt_clks_cnt = ARRAY_SIZE(gpio2_opt_clks),
816 .dev_attr = &gpio_dev_attr,
817 };
819 /* gpio3 */
820 static struct omap_hwmod_irq_info dra7xx_gpio3_irqs[] = {
821 { .irq = 31 + DRA7XX_IRQ_GIC_START },
822 { .irq = -1 }
823 };
825 static struct omap_hwmod_opt_clk gpio3_opt_clks[] = {
826 { .role = "dbclk", .clk = "gpio3_dbclk" },
827 };
829 static struct omap_hwmod dra7xx_gpio3_hwmod = {
830 .name = "gpio3",
831 .class = &dra7xx_gpio_hwmod_class,
832 .clkdm_name = "l4per_clkdm",
833 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
834 .mpu_irqs = dra7xx_gpio3_irqs,
835 .main_clk = "l3_iclk_div",
836 .prcm = {
837 .omap4 = {
838 .clkctrl_offs = DRA7XX_CM_L4PER_GPIO3_CLKCTRL_OFFSET,
839 .context_offs = DRA7XX_RM_L4PER_GPIO3_CONTEXT_OFFSET,
840 .modulemode = MODULEMODE_HWCTRL,
841 },
842 },
843 .opt_clks = gpio3_opt_clks,
844 .opt_clks_cnt = ARRAY_SIZE(gpio3_opt_clks),
845 .dev_attr = &gpio_dev_attr,
846 };
848 /* gpio4 */
849 static struct omap_hwmod_irq_info dra7xx_gpio4_irqs[] = {
850 { .irq = 32 + DRA7XX_IRQ_GIC_START },
851 { .irq = -1 }
852 };
854 static struct omap_hwmod_opt_clk gpio4_opt_clks[] = {
855 { .role = "dbclk", .clk = "gpio4_dbclk" },
856 };
858 static struct omap_hwmod dra7xx_gpio4_hwmod = {
859 .name = "gpio4",
860 .class = &dra7xx_gpio_hwmod_class,
861 .clkdm_name = "l4per_clkdm",
862 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
863 .mpu_irqs = dra7xx_gpio4_irqs,
864 .main_clk = "l3_iclk_div",
865 .prcm = {
866 .omap4 = {
867 .clkctrl_offs = DRA7XX_CM_L4PER_GPIO4_CLKCTRL_OFFSET,
868 .context_offs = DRA7XX_RM_L4PER_GPIO4_CONTEXT_OFFSET,
869 .modulemode = MODULEMODE_HWCTRL,
870 },
871 },
872 .opt_clks = gpio4_opt_clks,
873 .opt_clks_cnt = ARRAY_SIZE(gpio4_opt_clks),
874 .dev_attr = &gpio_dev_attr,
875 };
877 /* gpio5 */
878 static struct omap_hwmod_irq_info dra7xx_gpio5_irqs[] = {
879 { .irq = 33 + DRA7XX_IRQ_GIC_START },
880 { .irq = -1 }
881 };
883 static struct omap_hwmod_opt_clk gpio5_opt_clks[] = {
884 { .role = "dbclk", .clk = "gpio5_dbclk" },
885 };
887 static struct omap_hwmod dra7xx_gpio5_hwmod = {
888 .name = "gpio5",
889 .class = &dra7xx_gpio_hwmod_class,
890 .clkdm_name = "l4per_clkdm",
891 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
892 .mpu_irqs = dra7xx_gpio5_irqs,
893 .main_clk = "l3_iclk_div",
894 .prcm = {
895 .omap4 = {
896 .clkctrl_offs = DRA7XX_CM_L4PER_GPIO5_CLKCTRL_OFFSET,
897 .context_offs = DRA7XX_RM_L4PER_GPIO5_CONTEXT_OFFSET,
898 .modulemode = MODULEMODE_HWCTRL,
899 },
900 },
901 .opt_clks = gpio5_opt_clks,
902 .opt_clks_cnt = ARRAY_SIZE(gpio5_opt_clks),
903 .dev_attr = &gpio_dev_attr,
904 };
906 /* gpio6 */
907 static struct omap_hwmod_irq_info dra7xx_gpio6_irqs[] = {
908 { .irq = 34 + DRA7XX_IRQ_GIC_START },
909 { .irq = -1 }
910 };
912 static struct omap_hwmod_opt_clk gpio6_opt_clks[] = {
913 { .role = "dbclk", .clk = "gpio6_dbclk" },
914 };
916 static struct omap_hwmod dra7xx_gpio6_hwmod = {
917 .name = "gpio6",
918 .class = &dra7xx_gpio_hwmod_class,
919 .clkdm_name = "l4per_clkdm",
920 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
921 .mpu_irqs = dra7xx_gpio6_irqs,
922 .main_clk = "l3_iclk_div",
923 .prcm = {
924 .omap4 = {
925 .clkctrl_offs = DRA7XX_CM_L4PER_GPIO6_CLKCTRL_OFFSET,
926 .context_offs = DRA7XX_RM_L4PER_GPIO6_CONTEXT_OFFSET,
927 .modulemode = MODULEMODE_HWCTRL,
928 },
929 },
930 .opt_clks = gpio6_opt_clks,
931 .opt_clks_cnt = ARRAY_SIZE(gpio6_opt_clks),
932 .dev_attr = &gpio_dev_attr,
933 };
935 /* gpio7 */
936 static struct omap_hwmod_irq_info dra7xx_gpio7_irqs[] = {
937 { .irq = 35 + DRA7XX_IRQ_GIC_START },
938 { .irq = -1 }
939 };
941 static struct omap_hwmod_opt_clk gpio7_opt_clks[] = {
942 { .role = "dbclk", .clk = "gpio7_dbclk" },
943 };
945 static struct omap_hwmod dra7xx_gpio7_hwmod = {
946 .name = "gpio7",
947 .class = &dra7xx_gpio_hwmod_class,
948 .clkdm_name = "l4per_clkdm",
949 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
950 .mpu_irqs = dra7xx_gpio7_irqs,
951 .main_clk = "l3_iclk_div",
952 .prcm = {
953 .omap4 = {
954 .clkctrl_offs = DRA7XX_CM_L4PER_GPIO7_CLKCTRL_OFFSET,
955 .context_offs = DRA7XX_RM_L4PER_GPIO7_CONTEXT_OFFSET,
956 .modulemode = MODULEMODE_HWCTRL,
957 },
958 },
959 .opt_clks = gpio7_opt_clks,
960 .opt_clks_cnt = ARRAY_SIZE(gpio7_opt_clks),
961 .dev_attr = &gpio_dev_attr,
962 };
964 /* gpio8 */
965 static struct omap_hwmod_irq_info dra7xx_gpio8_irqs[] = {
966 { .irq = 121 + DRA7XX_IRQ_GIC_START },
967 { .irq = -1 }
968 };
970 static struct omap_hwmod_opt_clk gpio8_opt_clks[] = {
971 { .role = "dbclk", .clk = "gpio8_dbclk" },
972 };
974 static struct omap_hwmod dra7xx_gpio8_hwmod = {
975 .name = "gpio8",
976 .class = &dra7xx_gpio_hwmod_class,
977 .clkdm_name = "l4per_clkdm",
978 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
979 .mpu_irqs = dra7xx_gpio8_irqs,
980 .main_clk = "l3_iclk_div",
981 .prcm = {
982 .omap4 = {
983 .clkctrl_offs = DRA7XX_CM_L4PER_GPIO8_CLKCTRL_OFFSET,
984 .context_offs = DRA7XX_RM_L4PER_GPIO8_CONTEXT_OFFSET,
985 .modulemode = MODULEMODE_HWCTRL,
986 },
987 },
988 .opt_clks = gpio8_opt_clks,
989 .opt_clks_cnt = ARRAY_SIZE(gpio8_opt_clks),
990 .dev_attr = &gpio_dev_attr,
991 };
993 /*
994 * 'gpmc' class
995 *
996 */
998 static struct omap_hwmod_class_sysconfig dra7xx_gpmc_sysc = {
999 .rev_offs = 0x0000,
1000 .sysc_offs = 0x0010,
1001 .syss_offs = 0x0014,
1002 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
1003 SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
1004 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
1005 SIDLE_SMART_WKUP),
1006 .sysc_fields = &omap_hwmod_sysc_type1,
1007 };
1009 static struct omap_hwmod_class dra7xx_gpmc_hwmod_class = {
1010 .name = "gpmc",
1011 .sysc = &dra7xx_gpmc_sysc,
1012 };
1014 /* gpmc */
1015 static struct omap_hwmod_irq_info dra7xx_gpmc_irqs[] = {
1016 { .irq = 20 + DRA7XX_IRQ_GIC_START },
1017 { .irq = -1 }
1018 };
1020 static struct omap_hwmod_dma_info dra7xx_gpmc_sdma_reqs[] = {
1021 { .dma_req = 3 + DRA7XX_DMA_REQ_START },
1022 { .dma_req = -1 }
1023 };
1025 static struct omap_hwmod dra7xx_gpmc_hwmod = {
1026 .name = "gpmc",
1027 .class = &dra7xx_gpmc_hwmod_class,
1028 .clkdm_name = "l3main1_clkdm",
1029 .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
1030 .mpu_irqs = dra7xx_gpmc_irqs,
1031 .sdma_reqs = dra7xx_gpmc_sdma_reqs,
1032 .main_clk = "l3_iclk_div",
1033 .prcm = {
1034 .omap4 = {
1035 .clkctrl_offs = DRA7XX_CM_L3MAIN1_GPMC_CLKCTRL_OFFSET,
1036 .context_offs = DRA7XX_RM_L3MAIN1_GPMC_CONTEXT_OFFSET,
1037 .modulemode = MODULEMODE_HWCTRL,
1038 },
1039 },
1040 };
1042 /*
1043 * 'hdq1w' class
1044 *
1045 */
1047 static struct omap_hwmod_class_sysconfig dra7xx_hdq1w_sysc = {
1048 .rev_offs = 0x0000,
1049 .sysc_offs = 0x0014,
1050 .syss_offs = 0x0018,
1051 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SOFTRESET |
1052 SYSS_HAS_RESET_STATUS),
1053 .sysc_fields = &omap_hwmod_sysc_type1,
1054 };
1056 static struct omap_hwmod_class dra7xx_hdq1w_hwmod_class = {
1057 .name = "hdq1w",
1058 .sysc = &dra7xx_hdq1w_sysc,
1059 };
1061 /* hdq1w */
1062 static struct omap_hwmod_irq_info dra7xx_hdq1w_irqs[] = {
1063 { .irq = 58 + DRA7XX_IRQ_GIC_START },
1064 { .irq = -1 }
1065 };
1067 static struct omap_hwmod dra7xx_hdq1w_hwmod = {
1068 .name = "hdq1w",
1069 .class = &dra7xx_hdq1w_hwmod_class,
1070 .clkdm_name = "l4per_clkdm",
1071 .flags = HWMOD_INIT_NO_RESET,
1072 .mpu_irqs = dra7xx_hdq1w_irqs,
1073 .main_clk = "func_12m_fclk",
1074 .prcm = {
1075 .omap4 = {
1076 .clkctrl_offs = DRA7XX_CM_L4PER_HDQ1W_CLKCTRL_OFFSET,
1077 .context_offs = DRA7XX_RM_L4PER_HDQ1W_CONTEXT_OFFSET,
1078 .modulemode = MODULEMODE_SWCTRL,
1079 },
1080 },
1081 };
1083 /*
1084 * 'i2c' class
1085 *
1086 */
1088 static struct omap_hwmod_class_sysconfig dra7xx_i2c_sysc = {
1089 .sysc_offs = 0x0010,
1090 .syss_offs = 0x0090,
1091 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
1092 SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
1093 SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
1094 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
1095 SIDLE_SMART_WKUP),
1096 .clockact = CLOCKACT_TEST_ICLK,
1097 .sysc_fields = &omap_hwmod_sysc_type1,
1098 };
1100 static struct omap_hwmod_class dra7xx_i2c_hwmod_class = {
1101 .name = "i2c",
1102 .sysc = &dra7xx_i2c_sysc,
1103 .reset = &omap_i2c_reset,
1104 .rev = OMAP_I2C_IP_VERSION_2,
1105 };
1107 /* i2c dev_attr */
1108 static struct omap_i2c_dev_attr i2c_dev_attr = {
1109 .flags = OMAP_I2C_FLAG_BUS_SHIFT_NONE,
1110 };
1112 /* i2c1 */
1113 static struct omap_hwmod_irq_info dra7xx_i2c1_irqs[] = {
1114 { .irq = 56 + DRA7XX_IRQ_GIC_START },
1115 { .irq = -1 }
1116 };
1118 static struct omap_hwmod_dma_info dra7xx_i2c1_sdma_reqs[] = {
1119 { .name = "27", .dma_req = 26 + DRA7XX_DMA_REQ_START },
1120 { .name = "28", .dma_req = 27 + DRA7XX_DMA_REQ_START },
1121 { .dma_req = -1 }
1122 };
1124 static struct omap_hwmod dra7xx_i2c1_hwmod = {
1125 .name = "i2c1",
1126 .class = &dra7xx_i2c_hwmod_class,
1127 .clkdm_name = "l4per_clkdm",
1128 .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
1129 .mpu_irqs = dra7xx_i2c1_irqs,
1130 .sdma_reqs = dra7xx_i2c1_sdma_reqs,
1131 .main_clk = "func_96m_fclk",
1132 .prcm = {
1133 .omap4 = {
1134 .clkctrl_offs = DRA7XX_CM_L4PER_I2C1_CLKCTRL_OFFSET,
1135 .context_offs = DRA7XX_RM_L4PER_I2C1_CONTEXT_OFFSET,
1136 .modulemode = MODULEMODE_SWCTRL,
1137 },
1138 },
1139 .dev_attr = &i2c_dev_attr,
1140 };
1142 /* i2c2 */
1143 static struct omap_hwmod_irq_info dra7xx_i2c2_irqs[] = {
1144 { .irq = 57 + DRA7XX_IRQ_GIC_START },
1145 { .irq = -1 }
1146 };
1148 static struct omap_hwmod_dma_info dra7xx_i2c2_sdma_reqs[] = {
1149 { .name = "29", .dma_req = 28 + DRA7XX_DMA_REQ_START },
1150 { .name = "30", .dma_req = 29 + DRA7XX_DMA_REQ_START },
1151 { .dma_req = -1 }
1152 };
1154 static struct omap_hwmod dra7xx_i2c2_hwmod = {
1155 .name = "i2c2",
1156 .class = &dra7xx_i2c_hwmod_class,
1157 .clkdm_name = "l4per_clkdm",
1158 .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
1159 .mpu_irqs = dra7xx_i2c2_irqs,
1160 .sdma_reqs = dra7xx_i2c2_sdma_reqs,
1161 .main_clk = "func_96m_fclk",
1162 .prcm = {
1163 .omap4 = {
1164 .clkctrl_offs = DRA7XX_CM_L4PER_I2C2_CLKCTRL_OFFSET,
1165 .context_offs = DRA7XX_RM_L4PER_I2C2_CONTEXT_OFFSET,
1166 .modulemode = MODULEMODE_SWCTRL,
1167 },
1168 },
1169 .dev_attr = &i2c_dev_attr,
1170 };
1172 /* i2c3 */
1173 static struct omap_hwmod_irq_info dra7xx_i2c3_irqs[] = {
1174 { .irq = 61 + DRA7XX_IRQ_GIC_START },
1175 { .irq = -1 }
1176 };
1178 static struct omap_hwmod_dma_info dra7xx_i2c3_sdma_reqs[] = {
1179 { .name = "25", .dma_req = 24 + DRA7XX_DMA_REQ_START },
1180 { .name = "26", .dma_req = 25 + DRA7XX_DMA_REQ_START },
1181 { .dma_req = -1 }
1182 };
1184 static struct omap_hwmod dra7xx_i2c3_hwmod = {
1185 .name = "i2c3",
1186 .class = &dra7xx_i2c_hwmod_class,
1187 .clkdm_name = "l4per_clkdm",
1188 .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
1189 .mpu_irqs = dra7xx_i2c3_irqs,
1190 .sdma_reqs = dra7xx_i2c3_sdma_reqs,
1191 .main_clk = "func_96m_fclk",
1192 .prcm = {
1193 .omap4 = {
1194 .clkctrl_offs = DRA7XX_CM_L4PER_I2C3_CLKCTRL_OFFSET,
1195 .context_offs = DRA7XX_RM_L4PER_I2C3_CONTEXT_OFFSET,
1196 .modulemode = MODULEMODE_SWCTRL,
1197 },
1198 },
1199 .dev_attr = &i2c_dev_attr,
1200 };
1202 /* i2c4 */
1203 static struct omap_hwmod_irq_info dra7xx_i2c4_irqs[] = {
1204 { .irq = 62 + DRA7XX_IRQ_GIC_START },
1205 { .irq = -1 }
1206 };
1208 static struct omap_hwmod_dma_info dra7xx_i2c4_sdma_reqs[] = {
1209 { .name = "124", .dma_req = 123 + DRA7XX_DMA_REQ_START },
1210 { .name = "125", .dma_req = 124 + DRA7XX_DMA_REQ_START },
1211 { .dma_req = -1 }
1212 };
1214 static struct omap_hwmod dra7xx_i2c4_hwmod = {
1215 .name = "i2c4",
1216 .class = &dra7xx_i2c_hwmod_class,
1217 .clkdm_name = "l4per_clkdm",
1218 .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
1219 .mpu_irqs = dra7xx_i2c4_irqs,
1220 .sdma_reqs = dra7xx_i2c4_sdma_reqs,
1221 .main_clk = "func_96m_fclk",
1222 .prcm = {
1223 .omap4 = {
1224 .clkctrl_offs = DRA7XX_CM_L4PER_I2C4_CLKCTRL_OFFSET,
1225 .context_offs = DRA7XX_RM_L4PER_I2C4_CONTEXT_OFFSET,
1226 .modulemode = MODULEMODE_SWCTRL,
1227 },
1228 },
1229 .dev_attr = &i2c_dev_attr,
1230 };
1232 /* i2c5 */
1233 static struct omap_hwmod_irq_info dra7xx_i2c5_irqs[] = {
1234 { .irq = 60 + DRA7XX_IRQ_GIC_START },
1235 { .irq = -1 }
1236 };
1238 static struct omap_hwmod dra7xx_i2c5_hwmod = {
1239 .name = "i2c5",
1240 .class = &dra7xx_i2c_hwmod_class,
1241 .clkdm_name = "ipu_clkdm",
1242 .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
1243 .mpu_irqs = dra7xx_i2c5_irqs,
1244 .main_clk = "func_96m_fclk",
1245 .prcm = {
1246 .omap4 = {
1247 .clkctrl_offs = DRA7XX_CM_IPU_I2C5_CLKCTRL_OFFSET,
1248 .context_offs = DRA7XX_RM_IPU_I2C5_CONTEXT_OFFSET,
1249 .modulemode = MODULEMODE_SWCTRL,
1250 },
1251 },
1252 .dev_attr = &i2c_dev_attr,
1253 };
1255 /*
1256 * 'mailbox' class
1257 *
1258 */
1260 static struct omap_hwmod_class_sysconfig dra7xx_mailbox_sysc = {
1261 .rev_offs = 0x0000,
1262 .sysc_offs = 0x0010,
1263 .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
1264 SYSC_HAS_SOFTRESET),
1265 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
1266 SIDLE_SMART_WKUP),
1267 .sysc_fields = &omap_hwmod_sysc_type2,
1268 };
1270 static struct omap_hwmod_class dra7xx_mailbox_hwmod_class = {
1271 .name = "mailbox",
1272 .sysc = &dra7xx_mailbox_sysc,
1273 };
1275 /* mailbox1 */
1276 static struct omap_hwmod dra7xx_mailbox1_hwmod = {
1277 .name = "mailbox1",
1278 .class = &dra7xx_mailbox_hwmod_class,
1279 .clkdm_name = "l4cfg_clkdm",
1280 .main_clk = "l3_iclk_div",
1281 .prcm = {
1282 .omap4 = {
1283 .clkctrl_offs = DRA7XX_CM_L4CFG_MAILBOX1_CLKCTRL_OFFSET,
1284 .context_offs = DRA7XX_RM_L4CFG_MAILBOX1_CONTEXT_OFFSET,
1285 },
1286 },
1287 };
1289 /* mailbox2 */
1290 static struct omap_hwmod dra7xx_mailbox2_hwmod = {
1291 .name = "mailbox2",
1292 .class = &dra7xx_mailbox_hwmod_class,
1293 .clkdm_name = "l4cfg_clkdm",
1294 .main_clk = "l3_iclk_div",
1295 .prcm = {
1296 .omap4 = {
1297 .clkctrl_offs = DRA7XX_CM_L4CFG_MAILBOX2_CLKCTRL_OFFSET,
1298 .context_offs = DRA7XX_RM_L4CFG_MAILBOX2_CONTEXT_OFFSET,
1299 },
1300 },
1301 };
1303 /* mailbox3 */
1304 static struct omap_hwmod dra7xx_mailbox3_hwmod = {
1305 .name = "mailbox3",
1306 .class = &dra7xx_mailbox_hwmod_class,
1307 .clkdm_name = "l4cfg_clkdm",
1308 .main_clk = "l3_iclk_div",
1309 .prcm = {
1310 .omap4 = {
1311 .clkctrl_offs = DRA7XX_CM_L4CFG_MAILBOX3_CLKCTRL_OFFSET,
1312 .context_offs = DRA7XX_RM_L4CFG_MAILBOX3_CONTEXT_OFFSET,
1313 },
1314 },
1315 };
1317 /* mailbox4 */
1318 static struct omap_hwmod dra7xx_mailbox4_hwmod = {
1319 .name = "mailbox4",
1320 .class = &dra7xx_mailbox_hwmod_class,
1321 .clkdm_name = "l4cfg_clkdm",
1322 .main_clk = "l3_iclk_div",
1323 .prcm = {
1324 .omap4 = {
1325 .clkctrl_offs = DRA7XX_CM_L4CFG_MAILBOX4_CLKCTRL_OFFSET,
1326 .context_offs = DRA7XX_RM_L4CFG_MAILBOX4_CONTEXT_OFFSET,
1327 },
1328 },
1329 };
1331 /* mailbox5 */
1332 static struct omap_hwmod dra7xx_mailbox5_hwmod = {
1333 .name = "mailbox5",
1334 .class = &dra7xx_mailbox_hwmod_class,
1335 .clkdm_name = "l4cfg_clkdm",
1336 .main_clk = "l3_iclk_div",
1337 .prcm = {
1338 .omap4 = {
1339 .clkctrl_offs = DRA7XX_CM_L4CFG_MAILBOX5_CLKCTRL_OFFSET,
1340 .context_offs = DRA7XX_RM_L4CFG_MAILBOX5_CONTEXT_OFFSET,
1341 },
1342 },
1343 };
1345 /* mailbox6 */
1346 static struct omap_hwmod dra7xx_mailbox6_hwmod = {
1347 .name = "mailbox6",
1348 .class = &dra7xx_mailbox_hwmod_class,
1349 .clkdm_name = "l4cfg_clkdm",
1350 .main_clk = "l3_iclk_div",
1351 .prcm = {
1352 .omap4 = {
1353 .clkctrl_offs = DRA7XX_CM_L4CFG_MAILBOX6_CLKCTRL_OFFSET,
1354 .context_offs = DRA7XX_RM_L4CFG_MAILBOX6_CONTEXT_OFFSET,
1355 },
1356 },
1357 };
1359 /* mailbox7 */
1360 static struct omap_hwmod dra7xx_mailbox7_hwmod = {
1361 .name = "mailbox7",
1362 .class = &dra7xx_mailbox_hwmod_class,
1363 .clkdm_name = "l4cfg_clkdm",
1364 .main_clk = "l3_iclk_div",
1365 .prcm = {
1366 .omap4 = {
1367 .clkctrl_offs = DRA7XX_CM_L4CFG_MAILBOX7_CLKCTRL_OFFSET,
1368 .context_offs = DRA7XX_RM_L4CFG_MAILBOX7_CONTEXT_OFFSET,
1369 },
1370 },
1371 };
1373 /* mailbox8 */
1374 static struct omap_hwmod dra7xx_mailbox8_hwmod = {
1375 .name = "mailbox8",
1376 .class = &dra7xx_mailbox_hwmod_class,
1377 .clkdm_name = "l4cfg_clkdm",
1378 .main_clk = "l3_iclk_div",
1379 .prcm = {
1380 .omap4 = {
1381 .clkctrl_offs = DRA7XX_CM_L4CFG_MAILBOX8_CLKCTRL_OFFSET,
1382 .context_offs = DRA7XX_RM_L4CFG_MAILBOX8_CONTEXT_OFFSET,
1383 },
1384 },
1385 };
1387 /* mailbox9 */
1388 static struct omap_hwmod dra7xx_mailbox9_hwmod = {
1389 .name = "mailbox9",
1390 .class = &dra7xx_mailbox_hwmod_class,
1391 .clkdm_name = "l4cfg_clkdm",
1392 .main_clk = "l3_iclk_div",
1393 .prcm = {
1394 .omap4 = {
1395 .clkctrl_offs = DRA7XX_CM_L4CFG_MAILBOX9_CLKCTRL_OFFSET,
1396 .context_offs = DRA7XX_RM_L4CFG_MAILBOX9_CONTEXT_OFFSET,
1397 },
1398 },
1399 };
1401 /* mailbox10 */
1402 static struct omap_hwmod dra7xx_mailbox10_hwmod = {
1403 .name = "mailbox10",
1404 .class = &dra7xx_mailbox_hwmod_class,
1405 .clkdm_name = "l4cfg_clkdm",
1406 .main_clk = "l3_iclk_div",
1407 .prcm = {
1408 .omap4 = {
1409 .clkctrl_offs = DRA7XX_CM_L4CFG_MAILBOX10_CLKCTRL_OFFSET,
1410 .context_offs = DRA7XX_RM_L4CFG_MAILBOX10_CONTEXT_OFFSET,
1411 },
1412 },
1413 };
1415 /* mailbox11 */
1416 static struct omap_hwmod dra7xx_mailbox11_hwmod = {
1417 .name = "mailbox11",
1418 .class = &dra7xx_mailbox_hwmod_class,
1419 .clkdm_name = "l4cfg_clkdm",
1420 .main_clk = "l3_iclk_div",
1421 .prcm = {
1422 .omap4 = {
1423 .clkctrl_offs = DRA7XX_CM_L4CFG_MAILBOX11_CLKCTRL_OFFSET,
1424 .context_offs = DRA7XX_RM_L4CFG_MAILBOX11_CONTEXT_OFFSET,
1425 },
1426 },
1427 };
1429 /* mailbox12 */
1430 static struct omap_hwmod dra7xx_mailbox12_hwmod = {
1431 .name = "mailbox12",
1432 .class = &dra7xx_mailbox_hwmod_class,
1433 .clkdm_name = "l4cfg_clkdm",
1434 .main_clk = "l3_iclk_div",
1435 .prcm = {
1436 .omap4 = {
1437 .clkctrl_offs = DRA7XX_CM_L4CFG_MAILBOX12_CLKCTRL_OFFSET,
1438 .context_offs = DRA7XX_RM_L4CFG_MAILBOX12_CONTEXT_OFFSET,
1439 },
1440 },
1441 };
1443 /* mailbox13 */
1444 static struct omap_hwmod dra7xx_mailbox13_hwmod = {
1445 .name = "mailbox13",
1446 .class = &dra7xx_mailbox_hwmod_class,
1447 .clkdm_name = "l4cfg_clkdm",
1448 .main_clk = "l3_iclk_div",
1449 .prcm = {
1450 .omap4 = {
1451 .clkctrl_offs = DRA7XX_CM_L4CFG_MAILBOX13_CLKCTRL_OFFSET,
1452 .context_offs = DRA7XX_RM_L4CFG_MAILBOX13_CONTEXT_OFFSET,
1453 },
1454 },
1455 };
1457 /*
1458 * 'mcasp' class
1459 *
1460 */
1462 static struct omap_hwmod_class_sysconfig dra7xx_mcasp_sysc = {
1463 .sysc_offs = 0x0004,
1464 .sysc_flags = SYSC_HAS_SIDLEMODE,
1465 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
1466 .sysc_fields = &omap_hwmod_sysc_type3,
1467 };
1469 static struct omap_hwmod_class dra7xx_mcasp_hwmod_class = {
1470 .name = "mcasp",
1471 .sysc = &dra7xx_mcasp_sysc,
1472 };
1474 /* mcasp1 */
1475 static struct omap_hwmod dra7xx_mcasp1_hwmod = {
1476 .name = "mcasp1",
1477 .class = &dra7xx_mcasp_hwmod_class,
1478 .clkdm_name = "ipu_clkdm",
1479 .main_clk = "mcasp1_ahclkx_mux",
1480 .prcm = {
1481 .omap4 = {
1482 .clkctrl_offs = DRA7XX_CM_IPU_MCASP1_CLKCTRL_OFFSET,
1483 .context_offs = DRA7XX_RM_IPU_MCASP1_CONTEXT_OFFSET,
1484 .modulemode = MODULEMODE_SWCTRL,
1485 },
1486 },
1487 };
1489 /* mcasp2 */
1490 static struct omap_hwmod dra7xx_mcasp2_hwmod = {
1491 .name = "mcasp2",
1492 .class = &dra7xx_mcasp_hwmod_class,
1493 .clkdm_name = "l4per2_clkdm",
1494 .main_clk = "mcasp2_ahclkr_mux",
1495 .prcm = {
1496 .omap4 = {
1497 .clkctrl_offs = DRA7XX_CM_L4PER2_MCASP2_CLKCTRL_OFFSET,
1498 .context_offs = DRA7XX_RM_L4PER2_MCASP2_CONTEXT_OFFSET,
1499 .modulemode = MODULEMODE_SWCTRL,
1500 },
1501 },
1502 };
1504 /* mcasp3 */
1505 static struct omap_hwmod dra7xx_mcasp3_hwmod = {
1506 .name = "mcasp3",
1507 .class = &dra7xx_mcasp_hwmod_class,
1508 .clkdm_name = "l4per2_clkdm",
1509 .main_clk = "mcasp3_ahclkx_mux",
1510 .prcm = {
1511 .omap4 = {
1512 .clkctrl_offs = DRA7XX_CM_L4PER2_MCASP3_CLKCTRL_OFFSET,
1513 .context_offs = DRA7XX_RM_L4PER2_MCASP3_CONTEXT_OFFSET,
1514 .modulemode = MODULEMODE_SWCTRL,
1515 },
1516 },
1517 };
1519 /* mcasp4 */
1520 static struct omap_hwmod dra7xx_mcasp4_hwmod = {
1521 .name = "mcasp4",
1522 .class = &dra7xx_mcasp_hwmod_class,
1523 .clkdm_name = "l4per2_clkdm",
1524 .main_clk = "mcasp4_ahclkx_mux",
1525 .prcm = {
1526 .omap4 = {
1527 .clkctrl_offs = DRA7XX_CM_L4PER2_MCASP4_CLKCTRL_OFFSET,
1528 .context_offs = DRA7XX_RM_L4PER2_MCASP4_CONTEXT_OFFSET,
1529 .modulemode = MODULEMODE_SWCTRL,
1530 },
1531 },
1532 };
1534 /* mcasp5 */
1535 static struct omap_hwmod dra7xx_mcasp5_hwmod = {
1536 .name = "mcasp5",
1537 .class = &dra7xx_mcasp_hwmod_class,
1538 .clkdm_name = "l4per2_clkdm",
1539 .main_clk = "mcasp5_ahclkx_mux",
1540 .prcm = {
1541 .omap4 = {
1542 .clkctrl_offs = DRA7XX_CM_L4PER2_MCASP5_CLKCTRL_OFFSET,
1543 .context_offs = DRA7XX_RM_L4PER2_MCASP5_CONTEXT_OFFSET,
1544 .modulemode = MODULEMODE_SWCTRL,
1545 },
1546 },
1547 };
1549 /* mcasp6 */
1550 static struct omap_hwmod dra7xx_mcasp6_hwmod = {
1551 .name = "mcasp6",
1552 .class = &dra7xx_mcasp_hwmod_class,
1553 .clkdm_name = "l4per2_clkdm",
1554 .main_clk = "mcasp6_ahclkx_mux",
1555 .prcm = {
1556 .omap4 = {
1557 .clkctrl_offs = DRA7XX_CM_L4PER2_MCASP6_CLKCTRL_OFFSET,
1558 .context_offs = DRA7XX_RM_L4PER2_MCASP6_CONTEXT_OFFSET,
1559 .modulemode = MODULEMODE_SWCTRL,
1560 },
1561 },
1562 };
1564 /* mcasp7 */
1565 static struct omap_hwmod dra7xx_mcasp7_hwmod = {
1566 .name = "mcasp7",
1567 .class = &dra7xx_mcasp_hwmod_class,
1568 .clkdm_name = "l4per2_clkdm",
1569 .main_clk = "mcasp7_ahclkx_mux",
1570 .prcm = {
1571 .omap4 = {
1572 .clkctrl_offs = DRA7XX_CM_L4PER2_MCASP7_CLKCTRL_OFFSET,
1573 .context_offs = DRA7XX_RM_L4PER2_MCASP7_CONTEXT_OFFSET,
1574 .modulemode = MODULEMODE_SWCTRL,
1575 },
1576 },
1577 };
1579 /* mcasp8 */
1580 static struct omap_hwmod dra7xx_mcasp8_hwmod = {
1581 .name = "mcasp8",
1582 .class = &dra7xx_mcasp_hwmod_class,
1583 .clkdm_name = "l4per2_clkdm",
1584 .main_clk = "mcasp8_ahclk_mux",
1585 .prcm = {
1586 .omap4 = {
1587 .clkctrl_offs = DRA7XX_CM_L4PER2_MCASP8_CLKCTRL_OFFSET,
1588 .context_offs = DRA7XX_RM_L4PER2_MCASP8_CONTEXT_OFFSET,
1589 .modulemode = MODULEMODE_SWCTRL,
1590 },
1591 },
1592 };
1594 /*
1595 * 'mcspi' class
1596 *
1597 */
1599 static struct omap_hwmod_class_sysconfig dra7xx_mcspi_sysc = {
1600 .rev_offs = 0x0000,
1601 .sysc_offs = 0x0010,
1602 .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
1603 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
1604 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
1605 SIDLE_SMART_WKUP),
1606 .sysc_fields = &omap_hwmod_sysc_type2,
1607 };
1609 static struct omap_hwmod_class dra7xx_mcspi_hwmod_class = {
1610 .name = "mcspi",
1611 .sysc = &dra7xx_mcspi_sysc,
1612 .rev = OMAP4_MCSPI_REV,
1613 };
1615 /* mcspi1 */
1616 static struct omap_hwmod_irq_info dra7xx_mcspi1_irqs[] = {
1617 { .irq = 65 + DRA7XX_IRQ_GIC_START },
1618 { .irq = -1 }
1619 };
1621 static struct omap_hwmod_dma_info dra7xx_mcspi1_sdma_reqs[] = {
1622 { .name = "35", .dma_req = 34 + DRA7XX_DMA_REQ_START },
1623 { .name = "36", .dma_req = 35 + DRA7XX_DMA_REQ_START },
1624 { .name = "37", .dma_req = 36 + DRA7XX_DMA_REQ_START },
1625 { .name = "38", .dma_req = 37 + DRA7XX_DMA_REQ_START },
1626 { .name = "39", .dma_req = 38 + DRA7XX_DMA_REQ_START },
1627 { .name = "40", .dma_req = 39 + DRA7XX_DMA_REQ_START },
1628 { .name = "41", .dma_req = 40 + DRA7XX_DMA_REQ_START },
1629 { .name = "42", .dma_req = 41 + DRA7XX_DMA_REQ_START },
1630 { .dma_req = -1 }
1631 };
1633 /* mcspi1 dev_attr */
1634 static struct omap2_mcspi_dev_attr mcspi1_dev_attr = {
1635 .num_chipselect = 4,
1636 };
1638 static struct omap_hwmod dra7xx_mcspi1_hwmod = {
1639 .name = "mcspi1",
1640 .class = &dra7xx_mcspi_hwmod_class,
1641 .clkdm_name = "l4per_clkdm",
1642 .mpu_irqs = dra7xx_mcspi1_irqs,
1643 .sdma_reqs = dra7xx_mcspi1_sdma_reqs,
1644 .main_clk = "func_48m_fclk",
1645 .prcm = {
1646 .omap4 = {
1647 .clkctrl_offs = DRA7XX_CM_L4PER_MCSPI1_CLKCTRL_OFFSET,
1648 .context_offs = DRA7XX_RM_L4PER_MCSPI1_CONTEXT_OFFSET,
1649 .modulemode = MODULEMODE_SWCTRL,
1650 },
1651 },
1652 .dev_attr = &mcspi1_dev_attr,
1653 };
1655 /* mcspi2 */
1656 static struct omap_hwmod_irq_info dra7xx_mcspi2_irqs[] = {
1657 { .irq = 66 + DRA7XX_IRQ_GIC_START },
1658 { .irq = -1 }
1659 };
1661 static struct omap_hwmod_dma_info dra7xx_mcspi2_sdma_reqs[] = {
1662 { .name = "43", .dma_req = 42 + DRA7XX_DMA_REQ_START },
1663 { .name = "44", .dma_req = 43 + DRA7XX_DMA_REQ_START },
1664 { .name = "45", .dma_req = 44 + DRA7XX_DMA_REQ_START },
1665 { .name = "46", .dma_req = 45 + DRA7XX_DMA_REQ_START },
1666 { .dma_req = -1 }
1667 };
1669 /* mcspi2 dev_attr */
1670 static struct omap2_mcspi_dev_attr mcspi2_dev_attr = {
1671 .num_chipselect = 2,
1672 };
1674 static struct omap_hwmod dra7xx_mcspi2_hwmod = {
1675 .name = "mcspi2",
1676 .class = &dra7xx_mcspi_hwmod_class,
1677 .clkdm_name = "l4per_clkdm",
1678 .mpu_irqs = dra7xx_mcspi2_irqs,
1679 .sdma_reqs = dra7xx_mcspi2_sdma_reqs,
1680 .main_clk = "func_48m_fclk",
1681 .prcm = {
1682 .omap4 = {
1683 .clkctrl_offs = DRA7XX_CM_L4PER_MCSPI2_CLKCTRL_OFFSET,
1684 .context_offs = DRA7XX_RM_L4PER_MCSPI2_CONTEXT_OFFSET,
1685 .modulemode = MODULEMODE_SWCTRL,
1686 },
1687 },
1688 .dev_attr = &mcspi2_dev_attr,
1689 };
1691 /* mcspi3 */
1692 static struct omap_hwmod_irq_info dra7xx_mcspi3_irqs[] = {
1693 { .irq = 91 + DRA7XX_IRQ_GIC_START },
1694 { .irq = -1 }
1695 };
1697 static struct omap_hwmod_dma_info dra7xx_mcspi3_sdma_reqs[] = {
1698 { .name = "15", .dma_req = 14 + DRA7XX_DMA_REQ_START },
1699 { .name = "16", .dma_req = 15 + DRA7XX_DMA_REQ_START },
1700 { .name = "23", .dma_req = 22 + DRA7XX_DMA_REQ_START },
1701 { .name = "24", .dma_req = 23 + DRA7XX_DMA_REQ_START },
1702 { .dma_req = -1 }
1703 };
1705 /* mcspi3 dev_attr */
1706 static struct omap2_mcspi_dev_attr mcspi3_dev_attr = {
1707 .num_chipselect = 2,
1708 };
1710 static struct omap_hwmod dra7xx_mcspi3_hwmod = {
1711 .name = "mcspi3",
1712 .class = &dra7xx_mcspi_hwmod_class,
1713 .clkdm_name = "l4per_clkdm",
1714 .mpu_irqs = dra7xx_mcspi3_irqs,
1715 .sdma_reqs = dra7xx_mcspi3_sdma_reqs,
1716 .main_clk = "func_48m_fclk",
1717 .prcm = {
1718 .omap4 = {
1719 .clkctrl_offs = DRA7XX_CM_L4PER_MCSPI3_CLKCTRL_OFFSET,
1720 .context_offs = DRA7XX_RM_L4PER_MCSPI3_CONTEXT_OFFSET,
1721 .modulemode = MODULEMODE_SWCTRL,
1722 },
1723 },
1724 .dev_attr = &mcspi3_dev_attr,
1725 };
1727 /* mcspi4 */
1728 static struct omap_hwmod_irq_info dra7xx_mcspi4_irqs[] = {
1729 { .irq = 48 + DRA7XX_IRQ_GIC_START },
1730 { .irq = -1 }
1731 };
1733 static struct omap_hwmod_dma_info dra7xx_mcspi4_sdma_reqs[] = {
1734 { .name = "70", .dma_req = 69 + DRA7XX_DMA_REQ_START },
1735 { .name = "71", .dma_req = 70 + DRA7XX_DMA_REQ_START },
1736 { .dma_req = -1 }
1737 };
1739 /* mcspi4 dev_attr */
1740 static struct omap2_mcspi_dev_attr mcspi4_dev_attr = {
1741 .num_chipselect = 1,
1742 };
1744 static struct omap_hwmod dra7xx_mcspi4_hwmod = {
1745 .name = "mcspi4",
1746 .class = &dra7xx_mcspi_hwmod_class,
1747 .clkdm_name = "l4per_clkdm",
1748 .mpu_irqs = dra7xx_mcspi4_irqs,
1749 .sdma_reqs = dra7xx_mcspi4_sdma_reqs,
1750 .main_clk = "func_48m_fclk",
1751 .prcm = {
1752 .omap4 = {
1753 .clkctrl_offs = DRA7XX_CM_L4PER_MCSPI4_CLKCTRL_OFFSET,
1754 .context_offs = DRA7XX_RM_L4PER_MCSPI4_CONTEXT_OFFSET,
1755 .modulemode = MODULEMODE_SWCTRL,
1756 },
1757 },
1758 .dev_attr = &mcspi4_dev_attr,
1759 };
1761 /*
1762 * 'mmc' class
1763 *
1764 */
1766 static struct omap_hwmod_class_sysconfig dra7xx_mmc_sysc = {
1767 .rev_offs = 0x0000,
1768 .sysc_offs = 0x0010,
1769 .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
1770 SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
1771 SYSC_HAS_SOFTRESET),
1772 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
1773 SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
1774 MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
1775 .sysc_fields = &omap_hwmod_sysc_type2,
1776 };
1778 static struct omap_hwmod_class dra7xx_mmc_hwmod_class = {
1779 .name = "mmc",
1780 .sysc = &dra7xx_mmc_sysc,
1781 };
1783 /* mmc1 */
1784 static struct omap_hwmod_irq_info dra7xx_mmc1_irqs[] = {
1785 { .irq = 83 + DRA7XX_IRQ_GIC_START },
1786 { .irq = -1 }
1787 };
1789 static struct omap_hwmod_dma_info dra7xx_mmc1_sdma_reqs[] = {
1790 { .name = "61", .dma_req = 60 + DRA7XX_DMA_REQ_START },
1791 { .name = "62", .dma_req = 61 + DRA7XX_DMA_REQ_START },
1792 { .dma_req = -1 }
1793 };
1795 static struct omap_hwmod_opt_clk mmc1_opt_clks[] = {
1796 { .role = "clk32k", .clk = "mmc1_clk32k" },
1797 };
1799 /* mmc1 dev_attr */
1800 static struct omap_mmc_dev_attr mmc1_dev_attr = {
1801 .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
1802 };
1804 static struct omap_hwmod dra7xx_mmc1_hwmod = {
1805 .name = "mmc1",
1806 .class = &dra7xx_mmc_hwmod_class,
1807 .clkdm_name = "l3init_clkdm",
1808 .mpu_irqs = dra7xx_mmc1_irqs,
1809 .sdma_reqs = dra7xx_mmc1_sdma_reqs,
1810 .main_clk = "mmc1_fclk_div",
1811 .prcm = {
1812 .omap4 = {
1813 .clkctrl_offs = DRA7XX_CM_L3INIT_MMC1_CLKCTRL_OFFSET,
1814 .context_offs = DRA7XX_RM_L3INIT_MMC1_CONTEXT_OFFSET,
1815 .modulemode = MODULEMODE_SWCTRL,
1816 },
1817 },
1818 .opt_clks = mmc1_opt_clks,
1819 .opt_clks_cnt = ARRAY_SIZE(mmc1_opt_clks),
1820 .dev_attr = &mmc1_dev_attr,
1821 };
1823 /* mmc2 */
1824 static struct omap_hwmod_irq_info dra7xx_mmc2_irqs[] = {
1825 { .irq = 86 + DRA7XX_IRQ_GIC_START },
1826 { .irq = -1 }
1827 };
1829 static struct omap_hwmod_dma_info dra7xx_mmc2_sdma_reqs[] = {
1830 { .name = "47", .dma_req = 46 + DRA7XX_DMA_REQ_START },
1831 { .name = "48", .dma_req = 47 + DRA7XX_DMA_REQ_START },
1832 { .dma_req = -1 }
1833 };
1835 static struct omap_hwmod_opt_clk mmc2_opt_clks[] = {
1836 { .role = "clk32k", .clk = "mmc2_clk32k" },
1837 };
1839 static struct omap_hwmod dra7xx_mmc2_hwmod = {
1840 .name = "mmc2",
1841 .class = &dra7xx_mmc_hwmod_class,
1842 .clkdm_name = "l3init_clkdm",
1843 .mpu_irqs = dra7xx_mmc2_irqs,
1844 .sdma_reqs = dra7xx_mmc2_sdma_reqs,
1845 .main_clk = "mmc2_fclk_div",
1846 .prcm = {
1847 .omap4 = {
1848 .clkctrl_offs = DRA7XX_CM_L3INIT_MMC2_CLKCTRL_OFFSET,
1849 .context_offs = DRA7XX_RM_L3INIT_MMC2_CONTEXT_OFFSET,
1850 .modulemode = MODULEMODE_SWCTRL,
1851 },
1852 },
1853 .opt_clks = mmc2_opt_clks,
1854 .opt_clks_cnt = ARRAY_SIZE(mmc2_opt_clks),
1855 };
1857 /* mmc3 */
1858 static struct omap_hwmod_irq_info dra7xx_mmc3_irqs[] = {
1859 { .irq = 94 + DRA7XX_IRQ_GIC_START },
1860 { .irq = -1 }
1861 };
1863 static struct omap_hwmod_dma_info dra7xx_mmc3_sdma_reqs[] = {
1864 { .name = "77", .dma_req = 76 + DRA7XX_DMA_REQ_START },
1865 { .name = "78", .dma_req = 77 + DRA7XX_DMA_REQ_START },
1866 { .dma_req = -1 }
1867 };
1869 static struct omap_hwmod_opt_clk mmc3_opt_clks[] = {
1870 { .role = "clk32k", .clk = "mmc3_clk32k" },
1871 };
1873 static struct omap_hwmod dra7xx_mmc3_hwmod = {
1874 .name = "mmc3",
1875 .class = &dra7xx_mmc_hwmod_class,
1876 .clkdm_name = "l4per_clkdm",
1877 .mpu_irqs = dra7xx_mmc3_irqs,
1878 .sdma_reqs = dra7xx_mmc3_sdma_reqs,
1879 .main_clk = "mmc3_gfclk_div",
1880 .prcm = {
1881 .omap4 = {
1882 .clkctrl_offs = DRA7XX_CM_L4PER_MMC3_CLKCTRL_OFFSET,
1883 .context_offs = DRA7XX_RM_L4PER_MMC3_CONTEXT_OFFSET,
1884 .modulemode = MODULEMODE_SWCTRL,
1885 },
1886 },
1887 .opt_clks = mmc3_opt_clks,
1888 .opt_clks_cnt = ARRAY_SIZE(mmc3_opt_clks),
1889 };
1891 /* mmc4 */
1892 static struct omap_hwmod_irq_info dra7xx_mmc4_irqs[] = {
1893 { .irq = 96 + DRA7XX_IRQ_GIC_START },
1894 { .irq = -1 }
1895 };
1897 static struct omap_hwmod_dma_info dra7xx_mmc4_sdma_reqs[] = {
1898 { .name = "57", .dma_req = 56 + DRA7XX_DMA_REQ_START },
1899 { .name = "58", .dma_req = 57 + DRA7XX_DMA_REQ_START },
1900 { .dma_req = -1 }
1901 };
1903 static struct omap_hwmod_opt_clk mmc4_opt_clks[] = {
1904 { .role = "clk32k", .clk = "mmc4_clk32k" },
1905 };
1907 static struct omap_hwmod dra7xx_mmc4_hwmod = {
1908 .name = "mmc4",
1909 .class = &dra7xx_mmc_hwmod_class,
1910 .clkdm_name = "l4per_clkdm",
1911 .mpu_irqs = dra7xx_mmc4_irqs,
1912 .sdma_reqs = dra7xx_mmc4_sdma_reqs,
1913 .main_clk = "mmc4_gfclk_div",
1914 .prcm = {
1915 .omap4 = {
1916 .clkctrl_offs = DRA7XX_CM_L4PER_MMC4_CLKCTRL_OFFSET,
1917 .context_offs = DRA7XX_RM_L4PER_MMC4_CONTEXT_OFFSET,
1918 .modulemode = MODULEMODE_SWCTRL,
1919 },
1920 },
1921 .opt_clks = mmc4_opt_clks,
1922 .opt_clks_cnt = ARRAY_SIZE(mmc4_opt_clks),
1923 };
1925 /*
1926 * 'mpu' class
1927 *
1928 */
1930 static struct omap_hwmod_class dra7xx_mpu_hwmod_class = {
1931 .name = "mpu",
1932 };
1934 /* mpu */
1935 static struct omap_hwmod_irq_info dra7xx_mpu_irqs[] = {
1936 { .irq = 132 + DRA7XX_IRQ_GIC_START },
1937 { .irq = -1 }
1938 };
1940 static struct omap_hwmod dra7xx_mpu_hwmod = {
1941 .name = "mpu",
1942 .class = &dra7xx_mpu_hwmod_class,
1943 .clkdm_name = "mpu_clkdm",
1944 .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
1945 .mpu_irqs = dra7xx_mpu_irqs,
1946 .main_clk = "dpll_mpu_m2_ck",
1947 .prcm = {
1948 .omap4 = {
1949 .clkctrl_offs = DRA7XX_CM_MPU_MPU_CLKCTRL_OFFSET,
1950 .context_offs = DRA7XX_RM_MPU_MPU_CONTEXT_OFFSET,
1951 },
1952 },
1953 };
1955 /*
1956 * 'ocmc_ram' class
1957 *
1958 */
1960 static struct omap_hwmod_class dra7xx_ocmc_ram_hwmod_class = {
1961 .name = "ocmc_ram",
1962 };
1964 /* ocmc_ram1 */
1965 static struct omap_hwmod dra7xx_ocmc_ram1_hwmod = {
1966 .name = "ocmc_ram1",
1967 .class = &dra7xx_ocmc_ram_hwmod_class,
1968 .clkdm_name = "l3main1_clkdm",
1969 .main_clk = "l3_iclk_div",
1970 .prcm = {
1971 .omap4 = {
1972 .clkctrl_offs = DRA7XX_CM_L3MAIN1_OCMC_RAM1_CLKCTRL_OFFSET,
1973 .context_offs = DRA7XX_RM_L3MAIN1_OCMC_RAM1_CONTEXT_OFFSET,
1974 },
1975 },
1976 };
1978 /* ocmc_ram2 */
1979 static struct omap_hwmod dra7xx_ocmc_ram2_hwmod = {
1980 .name = "ocmc_ram2",
1981 .class = &dra7xx_ocmc_ram_hwmod_class,
1982 .clkdm_name = "l3main1_clkdm",
1983 .main_clk = "l3_iclk_div",
1984 .prcm = {
1985 .omap4 = {
1986 .clkctrl_offs = DRA7XX_CM_L3MAIN1_OCMC_RAM2_CLKCTRL_OFFSET,
1987 .context_offs = DRA7XX_RM_L3MAIN1_OCMC_RAM2_CONTEXT_OFFSET,
1988 },
1989 },
1990 };
1992 /* ocmc_ram3 */
1993 static struct omap_hwmod dra7xx_ocmc_ram3_hwmod = {
1994 .name = "ocmc_ram3",
1995 .class = &dra7xx_ocmc_ram_hwmod_class,
1996 .clkdm_name = "l3main1_clkdm",
1997 .main_clk = "l3_iclk_div",
1998 .prcm = {
1999 .omap4 = {
2000 .clkctrl_offs = DRA7XX_CM_L3MAIN1_OCMC_RAM3_CLKCTRL_OFFSET,
2001 .context_offs = DRA7XX_RM_L3MAIN1_OCMC_RAM3_CONTEXT_OFFSET,
2002 },
2003 },
2004 };
2006 /*
2007 * 'ocmc_rom' class
2008 *
2009 */
2011 static struct omap_hwmod_class dra7xx_ocmc_rom_hwmod_class = {
2012 .name = "ocmc_rom",
2013 };
2015 /* ocmc_rom */
2016 static struct omap_hwmod dra7xx_ocmc_rom_hwmod = {
2017 .name = "ocmc_rom",
2018 .class = &dra7xx_ocmc_rom_hwmod_class,
2019 .clkdm_name = "l3main1_clkdm",
2020 .main_clk = "l3_iclk_div",
2021 .prcm = {
2022 .omap4 = {
2023 .clkctrl_offs = DRA7XX_CM_L3MAIN1_OCMC_ROM_CLKCTRL_OFFSET,
2024 .context_offs = DRA7XX_RM_L3MAIN1_OCMC_ROM_CONTEXT_OFFSET,
2025 },
2026 },
2027 };
2029 /*
2030 * 'ocp2scp' class
2031 *
2032 */
2034 static struct omap_hwmod_class_sysconfig dra7xx_ocp2scp_sysc = {
2035 .rev_offs = 0x0000,
2036 .sysc_offs = 0x0010,
2037 .syss_offs = 0x0014,
2038 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
2039 SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
2040 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
2041 SIDLE_SMART_WKUP),
2042 .sysc_fields = &omap_hwmod_sysc_type1,
2043 };
2045 static struct omap_hwmod_class dra7xx_ocp2scp_hwmod_class = {
2046 .name = "ocp2scp",
2047 .sysc = &dra7xx_ocp2scp_sysc,
2048 };
2050 /* ocp2scp1 */
2051 static struct omap_hwmod dra7xx_ocp2scp1_hwmod = {
2052 .name = "ocp2scp1",
2053 .class = &dra7xx_ocp2scp_hwmod_class,
2054 .clkdm_name = "l3init_clkdm",
2055 .main_clk = "l4_root_clk_div",
2056 .prcm = {
2057 .omap4 = {
2058 .clkctrl_offs = DRA7XX_CM_L3INIT_OCP2SCP1_CLKCTRL_OFFSET,
2059 .context_offs = DRA7XX_RM_L3INIT_OCP2SCP1_CONTEXT_OFFSET,
2060 .modulemode = MODULEMODE_HWCTRL,
2061 },
2062 },
2063 };
2065 /*
2066 * 'pruss' class
2067 *
2068 */
2070 static struct omap_hwmod_class dra7xx_pruss_hwmod_class = {
2071 .name = "pruss",
2072 };
2074 /* pruss1 */
2075 static struct omap_hwmod dra7xx_pruss1_hwmod = {
2076 .name = "pruss1",
2077 .class = &dra7xx_pruss_hwmod_class,
2078 .clkdm_name = "l4per2_clkdm",
2079 .main_clk = "dpll_per_m2x2_ck",
2080 .prcm = {
2081 .omap4 = {
2082 .clkctrl_offs = DRA7XX_CM_L4PER2_PRUSS1_CLKCTRL_OFFSET,
2083 .context_offs = DRA7XX_RM_L4PER2_PRUSS1_CONTEXT_OFFSET,
2084 .modulemode = MODULEMODE_SWCTRL,
2085 },
2086 },
2087 };
2089 /* pruss2 */
2090 static struct omap_hwmod dra7xx_pruss2_hwmod = {
2091 .name = "pruss2",
2092 .class = &dra7xx_pruss_hwmod_class,
2093 .clkdm_name = "l4per2_clkdm",
2094 .main_clk = "dpll_per_m2x2_ck",
2095 .prcm = {
2096 .omap4 = {
2097 .clkctrl_offs = DRA7XX_CM_L4PER2_PRUSS2_CLKCTRL_OFFSET,
2098 .context_offs = DRA7XX_RM_L4PER2_PRUSS2_CONTEXT_OFFSET,
2099 .modulemode = MODULEMODE_SWCTRL,
2100 },
2101 },
2102 };
2104 /*
2105 * 'pwmss' class
2106 *
2107 */
2109 static struct omap_hwmod_class dra7xx_pwmss_hwmod_class = {
2110 .name = "pwmss",
2111 };
2113 /* pwmss1 */
2114 static struct omap_hwmod dra7xx_pwmss1_hwmod = {
2115 .name = "pwmss1",
2116 .class = &dra7xx_pwmss_hwmod_class,
2117 .clkdm_name = "l4per2_clkdm",
2118 .main_clk = "l3_iclk_div",
2119 .prcm = {
2120 .omap4 = {
2121 .clkctrl_offs = DRA7XX_CM_L4PER2_PWMSS1_CLKCTRL_OFFSET,
2122 .context_offs = DRA7XX_RM_L4PER2_PWMSS1_CONTEXT_OFFSET,
2123 .modulemode = MODULEMODE_SWCTRL,
2124 },
2125 },
2126 };
2128 /* pwmss2 */
2129 static struct omap_hwmod dra7xx_pwmss2_hwmod = {
2130 .name = "pwmss2",
2131 .class = &dra7xx_pwmss_hwmod_class,
2132 .clkdm_name = "l4per2_clkdm",
2133 .main_clk = "l3_iclk_div",
2134 .prcm = {
2135 .omap4 = {
2136 .clkctrl_offs = DRA7XX_CM_L4PER2_PWMSS2_CLKCTRL_OFFSET,
2137 .context_offs = DRA7XX_RM_L4PER2_PWMSS2_CONTEXT_OFFSET,
2138 .modulemode = MODULEMODE_SWCTRL,
2139 },
2140 },
2141 };
2143 /* pwmss3 */
2144 static struct omap_hwmod dra7xx_pwmss3_hwmod = {
2145 .name = "pwmss3",
2146 .class = &dra7xx_pwmss_hwmod_class,
2147 .clkdm_name = "l4per2_clkdm",
2148 .main_clk = "l3_iclk_div",
2149 .prcm = {
2150 .omap4 = {
2151 .clkctrl_offs = DRA7XX_CM_L4PER2_PWMSS3_CLKCTRL_OFFSET,
2152 .context_offs = DRA7XX_RM_L4PER2_PWMSS3_CONTEXT_OFFSET,
2153 .modulemode = MODULEMODE_SWCTRL,
2154 },
2155 },
2156 };
2158 /*
2159 * 'qspi' class
2160 *
2161 */
2163 static struct omap_hwmod_class_sysconfig dra7xx_qspi_sysc = {
2164 .sysc_offs = 0x0010,
2165 .sysc_flags = SYSC_HAS_SIDLEMODE,
2166 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
2167 SIDLE_SMART_WKUP),
2168 .sysc_fields = &omap_hwmod_sysc_type2,
2169 };
2171 static struct omap_hwmod_class dra7xx_qspi_hwmod_class = {
2172 .name = "qspi",
2173 .sysc = &dra7xx_qspi_sysc,
2174 };
2176 /* qspi */
2177 static struct omap_hwmod dra7xx_qspi_hwmod = {
2178 .name = "qspi",
2179 .class = &dra7xx_qspi_hwmod_class,
2180 .clkdm_name = "l4per2_clkdm",
2181 .main_clk = "qspi_gfclk_div",
2182 .prcm = {
2183 .omap4 = {
2184 .clkctrl_offs = DRA7XX_CM_L4PER2_QSPI_CLKCTRL_OFFSET,
2185 .context_offs = DRA7XX_RM_L4PER2_QSPI_CONTEXT_OFFSET,
2186 .modulemode = MODULEMODE_SWCTRL,
2187 },
2188 },
2189 };
2191 /*
2192 * 'rtcss' class
2193 *
2194 */
2196 static struct omap_hwmod_class_sysconfig dra7xx_rtcss_sysc = {
2197 .sysc_offs = 0x0078,
2198 .sysc_flags = SYSC_HAS_SIDLEMODE,
2199 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
2200 .sysc_fields = &omap_hwmod_sysc_type3,
2201 };
2203 static struct omap_hwmod_class dra7xx_rtcss_hwmod_class = {
2204 .name = "rtcss",
2205 .sysc = &dra7xx_rtcss_sysc,
2206 };
2208 /* rtcss */
2209 static struct omap_hwmod dra7xx_rtcss_hwmod = {
2210 .name = "rtcss",
2211 .class = &dra7xx_rtcss_hwmod_class,
2212 .clkdm_name = "rtc_clkdm",
2213 .main_clk = "sys_32k_ck",
2214 .prcm = {
2215 .omap4 = {
2216 .clkctrl_offs = DRA7XX_CM_RTC_RTCSS_CLKCTRL_OFFSET,
2217 .context_offs = DRA7XX_RM_RTC_RTCSS_CONTEXT_OFFSET,
2218 .modulemode = MODULEMODE_SWCTRL,
2219 },
2220 },
2221 };
2223 /*
2224 * 'sata' class
2225 *
2226 */
2228 static struct omap_hwmod_class_sysconfig dra7xx_sata_sysc = {
2229 .sysc_offs = 0x0000,
2230 .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE),
2231 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
2232 SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
2233 MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
2234 .sysc_fields = &omap_hwmod_sysc_type2,
2235 };
2237 static struct omap_hwmod_class dra7xx_sata_hwmod_class = {
2238 .name = "sata",
2239 .sysc = &dra7xx_sata_sysc,
2240 };
2242 /* sata */
2243 static struct omap_hwmod_irq_info dra7xx_sata_irqs[] = {
2244 { .irq = 54 + DRA7XX_IRQ_GIC_START },
2245 { .irq = -1 }
2246 };
2248 static struct omap_hwmod_opt_clk sata_opt_clks[] = {
2249 { .role = "ref_clk", .clk = "sata_ref_clk" },
2250 };
2252 static struct omap_hwmod dra7xx_sata_hwmod = {
2253 .name = "sata",
2254 .class = &dra7xx_sata_hwmod_class,
2255 .clkdm_name = "l3init_clkdm",
2256 .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY,
2257 .mpu_irqs = dra7xx_sata_irqs,
2258 .main_clk = "func_48m_fclk",
2259 .prcm = {
2260 .omap4 = {
2261 .clkctrl_offs = DRA7XX_CM_L3INIT_SATA_CLKCTRL_OFFSET,
2262 .context_offs = DRA7XX_RM_L3INIT_SATA_CONTEXT_OFFSET,
2263 .modulemode = MODULEMODE_SWCTRL,
2264 },
2265 },
2266 .opt_clks = sata_opt_clks,
2267 .opt_clks_cnt = ARRAY_SIZE(sata_opt_clks),
2268 };
2270 /*
2271 * 'smartreflex' class
2272 *
2273 */
2275 /* The IP is not compliant to type1 / type2 scheme */
2276 static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_smartreflex = {
2277 .sidle_shift = 24,
2278 .enwkup_shift = 26,
2279 };
2281 static struct omap_hwmod_class_sysconfig dra7xx_smartreflex_sysc = {
2282 .sysc_offs = 0x0038,
2283 .sysc_flags = (SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE),
2284 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
2285 SIDLE_SMART_WKUP),
2286 .sysc_fields = &omap_hwmod_sysc_type_smartreflex,
2287 };
2289 static struct omap_hwmod_class dra7xx_smartreflex_hwmod_class = {
2290 .name = "smartreflex",
2291 .sysc = &dra7xx_smartreflex_sysc,
2292 .rev = 2,
2293 };
2295 /* smartreflex_core */
2296 static struct omap_hwmod_irq_info dra7xx_smartreflex_core_irqs[] = {
2297 { .irq = 19 + DRA7XX_IRQ_GIC_START },
2298 { .irq = -1 }
2299 };
2301 /* smartreflex_core dev_attr */
2302 static struct omap_smartreflex_dev_attr smartreflex_core_dev_attr = {
2303 .sensor_voltdm_name = "core",
2304 };
2306 static struct omap_hwmod dra7xx_smartreflex_core_hwmod = {
2307 .name = "smartreflex_core",
2308 .class = &dra7xx_smartreflex_hwmod_class,
2309 .clkdm_name = "coreaon_clkdm",
2310 .mpu_irqs = dra7xx_smartreflex_core_irqs,
2311 .main_clk = "wkupaon_iclk_mux",
2312 .prcm = {
2313 .omap4 = {
2314 .clkctrl_offs = DRA7XX_CM_COREAON_SMARTREFLEX_CORE_CLKCTRL_OFFSET,
2315 .context_offs = DRA7XX_RM_COREAON_SMARTREFLEX_CORE_CONTEXT_OFFSET,
2316 .modulemode = MODULEMODE_SWCTRL,
2317 },
2318 },
2319 .dev_attr = &smartreflex_core_dev_attr,
2320 };
2322 /* smartreflex_dspeve */
2323 static struct omap_hwmod dra7xx_smartreflex_dspeve_hwmod = {
2324 .name = "smartreflex_dspeve",
2325 .class = &dra7xx_smartreflex_hwmod_class,
2326 .clkdm_name = "coreaon_clkdm",
2327 .main_clk = "wkupaon_iclk_mux",
2328 .prcm = {
2329 .omap4 = {
2330 .clkctrl_offs = DRA7XX_CM_COREAON_SMARTREFLEX_DSPEVE_CLKCTRL_OFFSET,
2331 .context_offs = DRA7XX_RM_COREAON_SMARTREFLEX_DSPEVE_CONTEXT_OFFSET,
2332 .modulemode = MODULEMODE_SWCTRL,
2333 },
2334 },
2335 };
2337 /* smartreflex_gpu */
2338 static struct omap_hwmod dra7xx_smartreflex_gpu_hwmod = {
2339 .name = "smartreflex_gpu",
2340 .class = &dra7xx_smartreflex_hwmod_class,
2341 .clkdm_name = "coreaon_clkdm",
2342 .main_clk = "wkupaon_iclk_mux",
2343 .prcm = {
2344 .omap4 = {
2345 .clkctrl_offs = DRA7XX_CM_COREAON_SMARTREFLEX_GPU_CLKCTRL_OFFSET,
2346 .context_offs = DRA7XX_RM_COREAON_SMARTREFLEX_GPU_CONTEXT_OFFSET,
2347 .modulemode = MODULEMODE_SWCTRL,
2348 },
2349 },
2350 };
2352 /* smartreflex_mpu */
2353 static struct omap_hwmod_irq_info dra7xx_smartreflex_mpu_irqs[] = {
2354 { .irq = 18 + DRA7XX_IRQ_GIC_START },
2355 { .irq = -1 }
2356 };
2358 /* smartreflex_mpu dev_attr */
2359 static struct omap_smartreflex_dev_attr smartreflex_mpu_dev_attr = {
2360 .sensor_voltdm_name = "mpu",
2361 };
2363 static struct omap_hwmod dra7xx_smartreflex_mpu_hwmod = {
2364 .name = "smartreflex_mpu",
2365 .class = &dra7xx_smartreflex_hwmod_class,
2366 .clkdm_name = "coreaon_clkdm",
2367 .mpu_irqs = dra7xx_smartreflex_mpu_irqs,
2368 .main_clk = "wkupaon_iclk_mux",
2369 .prcm = {
2370 .omap4 = {
2371 .clkctrl_offs = DRA7XX_CM_COREAON_SMARTREFLEX_MPU_CLKCTRL_OFFSET,
2372 .context_offs = DRA7XX_RM_COREAON_SMARTREFLEX_MPU_CONTEXT_OFFSET,
2373 .modulemode = MODULEMODE_SWCTRL,
2374 },
2375 },
2376 .dev_attr = &smartreflex_mpu_dev_attr,
2377 };
2379 /*
2380 * 'spare' class
2381 *
2382 */
2384 static struct omap_hwmod_class dra7xx_spare_hwmod_class = {
2385 .name = "spare",
2386 };
2388 /* spare_cme */
2389 static struct omap_hwmod dra7xx_spare_cme_hwmod = {
2390 .name = "spare_cme",
2391 .class = &dra7xx_spare_hwmod_class,
2392 .clkdm_name = "l3main1_clkdm",
2393 .main_clk = "l4_root_clk_div",
2394 .prcm = {
2395 .omap4 = {
2396 .clkctrl_offs = DRA7XX_CM_L3MAIN1_SPARE_CME_CLKCTRL_OFFSET,
2397 .context_offs = DRA7XX_RM_L3MAIN1_SPARE_CME_CONTEXT_OFFSET,
2398 },
2399 },
2400 };
2402 /* spare_icm */
2403 static struct omap_hwmod dra7xx_spare_icm_hwmod = {
2404 .name = "spare_icm",
2405 .class = &dra7xx_spare_hwmod_class,
2406 .clkdm_name = "l3main1_clkdm",
2407 .main_clk = "l4_root_clk_div",
2408 .prcm = {
2409 .omap4 = {
2410 .clkctrl_offs = DRA7XX_CM_L3MAIN1_SPARE_ICM_CLKCTRL_OFFSET,
2411 .context_offs = DRA7XX_RM_L3MAIN1_SPARE_ICM_CONTEXT_OFFSET,
2412 },
2413 },
2414 };
2416 /* spare_iva2 */
2417 static struct omap_hwmod dra7xx_spare_iva2_hwmod = {
2418 .name = "spare_iva2",
2419 .class = &dra7xx_spare_hwmod_class,
2420 .clkdm_name = "l3main1_clkdm",
2421 .main_clk = "l3_iclk_div",
2422 .prcm = {
2423 .omap4 = {
2424 .clkctrl_offs = DRA7XX_CM_L3MAIN1_SPARE_IVA2_CLKCTRL_OFFSET,
2425 .context_offs = DRA7XX_RM_L3MAIN1_SPARE_IVA2_CONTEXT_OFFSET,
2426 },
2427 },
2428 };
2430 /* spare_safety1 */
2431 static struct omap_hwmod dra7xx_spare_safety1_hwmod = {
2432 .name = "spare_safety1",
2433 .class = &dra7xx_spare_hwmod_class,
2434 .clkdm_name = "wkupaon_clkdm",
2435 .main_clk = "wkupaon_iclk_mux",
2436 .prcm = {
2437 .omap4 = {
2438 .clkctrl_offs = DRA7XX_CM_WKUPAON_SPARE_SAFETY1_CLKCTRL_OFFSET,
2439 .context_offs = DRA7XX_RM_WKUPAON_SPARE_SAFETY1_CONTEXT_OFFSET,
2440 },
2441 },
2442 };
2444 /* spare_safety2 */
2445 static struct omap_hwmod dra7xx_spare_safety2_hwmod = {
2446 .name = "spare_safety2",
2447 .class = &dra7xx_spare_hwmod_class,
2448 .clkdm_name = "wkupaon_clkdm",
2449 .main_clk = "wkupaon_iclk_mux",
2450 .prcm = {
2451 .omap4 = {
2452 .clkctrl_offs = DRA7XX_CM_WKUPAON_SPARE_SAFETY2_CLKCTRL_OFFSET,
2453 .context_offs = DRA7XX_RM_WKUPAON_SPARE_SAFETY2_CONTEXT_OFFSET,
2454 },
2455 },
2456 };
2458 /* spare_safety3 */
2459 static struct omap_hwmod dra7xx_spare_safety3_hwmod = {
2460 .name = "spare_safety3",
2461 .class = &dra7xx_spare_hwmod_class,
2462 .clkdm_name = "wkupaon_clkdm",
2463 .main_clk = "wkupaon_iclk_mux",
2464 .prcm = {
2465 .omap4 = {
2466 .clkctrl_offs = DRA7XX_CM_WKUPAON_SPARE_SAFETY3_CLKCTRL_OFFSET,
2467 .context_offs = DRA7XX_RM_WKUPAON_SPARE_SAFETY3_CONTEXT_OFFSET,
2468 },
2469 },
2470 };
2472 /* spare_safety4 */
2473 static struct omap_hwmod dra7xx_spare_safety4_hwmod = {
2474 .name = "spare_safety4",
2475 .class = &dra7xx_spare_hwmod_class,
2476 .clkdm_name = "wkupaon_clkdm",
2477 .main_clk = "wkupaon_iclk_mux",
2478 .prcm = {
2479 .omap4 = {
2480 .clkctrl_offs = DRA7XX_CM_WKUPAON_SPARE_SAFETY4_CLKCTRL_OFFSET,
2481 .context_offs = DRA7XX_RM_WKUPAON_SPARE_SAFETY4_CONTEXT_OFFSET,
2482 },
2483 },
2484 };
2486 /* spare_unknown2 */
2487 static struct omap_hwmod dra7xx_spare_unknown2_hwmod = {
2488 .name = "spare_unknown2",
2489 .class = &dra7xx_spare_hwmod_class,
2490 .clkdm_name = "wkupaon_clkdm",
2491 .main_clk = "wkupaon_iclk_mux",
2492 .prcm = {
2493 .omap4 = {
2494 .clkctrl_offs = DRA7XX_CM_WKUPAON_SPARE_UNKNOWN2_CLKCTRL_OFFSET,
2495 .context_offs = DRA7XX_RM_WKUPAON_SPARE_UNKNOWN2_CONTEXT_OFFSET,
2496 },
2497 },
2498 };
2500 /* spare_unknown3 */
2501 static struct omap_hwmod dra7xx_spare_unknown3_hwmod = {
2502 .name = "spare_unknown3",
2503 .class = &dra7xx_spare_hwmod_class,
2504 .clkdm_name = "wkupaon_clkdm",
2505 .main_clk = "wkupaon_iclk_mux",
2506 .prcm = {
2507 .omap4 = {
2508 .clkctrl_offs = DRA7XX_CM_WKUPAON_SPARE_UNKNOWN3_CLKCTRL_OFFSET,
2509 .context_offs = DRA7XX_RM_WKUPAON_SPARE_UNKNOWN3_CONTEXT_OFFSET,
2510 },
2511 },
2512 };
2514 /* spare_unknown4 */
2515 static struct omap_hwmod dra7xx_spare_unknown4_hwmod = {
2516 .name = "spare_unknown4",
2517 .class = &dra7xx_spare_hwmod_class,
2518 .clkdm_name = "l3main1_clkdm",
2519 .main_clk = "l4_root_clk_div",
2520 .prcm = {
2521 .omap4 = {
2522 .clkctrl_offs = DRA7XX_CM_L3MAIN1_SPARE_UNKNOWN4_CLKCTRL_OFFSET,
2523 .context_offs = DRA7XX_RM_L3MAIN1_SPARE_UNKNOWN4_CONTEXT_OFFSET,
2524 },
2525 },
2526 };
2528 /* spare_unknown5 */
2529 static struct omap_hwmod dra7xx_spare_unknown5_hwmod = {
2530 .name = "spare_unknown5",
2531 .class = &dra7xx_spare_hwmod_class,
2532 .clkdm_name = "l3main1_clkdm",
2533 .main_clk = "l4_root_clk_div",
2534 .prcm = {
2535 .omap4 = {
2536 .clkctrl_offs = DRA7XX_CM_L3MAIN1_SPARE_UNKNOWN5_CLKCTRL_OFFSET,
2537 .context_offs = DRA7XX_RM_L3MAIN1_SPARE_UNKNOWN5_CONTEXT_OFFSET,
2538 },
2539 },
2540 };
2542 /* spare_unknown6 */
2543 static struct omap_hwmod dra7xx_spare_unknown6_hwmod = {
2544 .name = "spare_unknown6",
2545 .class = &dra7xx_spare_hwmod_class,
2546 .clkdm_name = "l3main1_clkdm",
2547 .main_clk = "l4_root_clk_div",
2548 .prcm = {
2549 .omap4 = {
2550 .clkctrl_offs = DRA7XX_CM_L3MAIN1_SPARE_UNKNOWN6_CLKCTRL_OFFSET,
2551 .context_offs = DRA7XX_RM_L3MAIN1_SPARE_UNKNOWN6_CONTEXT_OFFSET,
2552 },
2553 },
2554 };
2556 /* spare_videopll1 */
2557 static struct omap_hwmod dra7xx_spare_videopll1_hwmod = {
2558 .name = "spare_videopll1",
2559 .class = &dra7xx_spare_hwmod_class,
2560 .clkdm_name = "l3main1_clkdm",
2561 .main_clk = "l4_root_clk_div",
2562 .prcm = {
2563 .omap4 = {
2564 .clkctrl_offs = DRA7XX_CM_L3MAIN1_SPARE_VIDEOPLL1_CLKCTRL_OFFSET,
2565 .context_offs = DRA7XX_RM_L3MAIN1_SPARE_VIDEOPLL1_CONTEXT_OFFSET,
2566 },
2567 },
2568 };
2570 /* spare_videopll2 */
2571 static struct omap_hwmod dra7xx_spare_videopll2_hwmod = {
2572 .name = "spare_videopll2",
2573 .class = &dra7xx_spare_hwmod_class,
2574 .clkdm_name = "l3main1_clkdm",
2575 .main_clk = "l4_root_clk_div",
2576 .prcm = {
2577 .omap4 = {
2578 .clkctrl_offs = DRA7XX_CM_L3MAIN1_SPARE_VIDEOPLL2_CLKCTRL_OFFSET,
2579 .context_offs = DRA7XX_RM_L3MAIN1_SPARE_VIDEOPLL2_CONTEXT_OFFSET,
2580 },
2581 },
2582 };
2584 /* spare_videopll3 */
2585 static struct omap_hwmod dra7xx_spare_videopll3_hwmod = {
2586 .name = "spare_videopll3",
2587 .class = &dra7xx_spare_hwmod_class,
2588 .clkdm_name = "l3main1_clkdm",
2589 .main_clk = "l4_root_clk_div",
2590 .prcm = {
2591 .omap4 = {
2592 .clkctrl_offs = DRA7XX_CM_L3MAIN1_SPARE_VIDEOPLL3_CLKCTRL_OFFSET,
2593 .context_offs = DRA7XX_RM_L3MAIN1_SPARE_VIDEOPLL3_CONTEXT_OFFSET,
2594 },
2595 },
2596 };
2598 /*
2599 * 'spare_sata2' class
2600 *
2601 */
2603 static struct omap_hwmod_class dra7xx_spare_sata2_hwmod_class = {
2604 .name = "spare_sata2",
2605 };
2607 /* spare_sata2 */
2608 static struct omap_hwmod dra7xx_spare_sata2_hwmod = {
2609 .name = "spare_sata2",
2610 .class = &dra7xx_spare_sata2_hwmod_class,
2611 .clkdm_name = "l3main1_clkdm",
2612 .main_clk = "l4_root_clk_div",
2613 .prcm = {
2614 .omap4 = {
2615 .clkctrl_offs = DRA7XX_CM_L3MAIN1_SPARE_SATA2_CLKCTRL_OFFSET,
2616 .context_offs = DRA7XX_RM_L3MAIN1_SPARE_SATA2_CONTEXT_OFFSET,
2617 },
2618 },
2619 };
2621 /*
2622 * 'spare_smartreflex' class
2623 *
2624 */
2626 static struct omap_hwmod_class dra7xx_spare_smartreflex_hwmod_class = {
2627 .name = "spare_smartreflex",
2628 };
2630 /* spare_smartreflex_rtc */
2631 static struct omap_hwmod dra7xx_spare_smartreflex_rtc_hwmod = {
2632 .name = "spare_smartreflex_rtc",
2633 .class = &dra7xx_spare_smartreflex_hwmod_class,
2634 .clkdm_name = "l4cfg_clkdm",
2635 .main_clk = "l4_root_clk_div",
2636 .prcm = {
2637 .omap4 = {
2638 .clkctrl_offs = DRA7XX_CM_L4CFG_SPARE_SMARTREFLEX_RTC_CLKCTRL_OFFSET,
2639 .context_offs = DRA7XX_RM_L4CFG_SPARE_SMARTREFLEX_RTC_CONTEXT_OFFSET,
2640 },
2641 },
2642 };
2644 /* spare_smartreflex_sdram */
2645 static struct omap_hwmod dra7xx_spare_smartreflex_sdram_hwmod = {
2646 .name = "spare_smartreflex_sdram",
2647 .class = &dra7xx_spare_smartreflex_hwmod_class,
2648 .clkdm_name = "l4cfg_clkdm",
2649 .main_clk = "l4_root_clk_div",
2650 .prcm = {
2651 .omap4 = {
2652 .clkctrl_offs = DRA7XX_CM_L4CFG_SPARE_SMARTREFLEX_SDRAM_CLKCTRL_OFFSET,
2653 .context_offs = DRA7XX_RM_L4CFG_SPARE_SMARTREFLEX_SDRAM_CONTEXT_OFFSET,
2654 },
2655 },
2656 };
2658 /* spare_smartreflex_wkup */
2659 static struct omap_hwmod dra7xx_spare_smartreflex_wkup_hwmod = {
2660 .name = "spare_smartreflex_wkup",
2661 .class = &dra7xx_spare_smartreflex_hwmod_class,
2662 .clkdm_name = "l4cfg_clkdm",
2663 .main_clk = "l4_root_clk_div",
2664 .prcm = {
2665 .omap4 = {
2666 .clkctrl_offs = DRA7XX_CM_L4CFG_SPARE_SMARTREFLEX_WKUP_CLKCTRL_OFFSET,
2667 .context_offs = DRA7XX_RM_L4CFG_SPARE_SMARTREFLEX_WKUP_CONTEXT_OFFSET,
2668 },
2669 },
2670 };
2672 /*
2673 * 'spinlock' class
2674 *
2675 */
2677 static struct omap_hwmod_class_sysconfig dra7xx_spinlock_sysc = {
2678 .rev_offs = 0x0000,
2679 .sysc_offs = 0x0010,
2680 .syss_offs = 0x0014,
2681 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
2682 SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
2683 SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
2684 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
2685 SIDLE_SMART_WKUP),
2686 .sysc_fields = &omap_hwmod_sysc_type1,
2687 };
2689 static struct omap_hwmod_class dra7xx_spinlock_hwmod_class = {
2690 .name = "spinlock",
2691 .sysc = &dra7xx_spinlock_sysc,
2692 };
2694 /* spinlock */
2695 static struct omap_hwmod dra7xx_spinlock_hwmod = {
2696 .name = "spinlock",
2697 .class = &dra7xx_spinlock_hwmod_class,
2698 .clkdm_name = "l4cfg_clkdm",
2699 .main_clk = "l3_iclk_div",
2700 .prcm = {
2701 .omap4 = {
2702 .clkctrl_offs = DRA7XX_CM_L4CFG_SPINLOCK_CLKCTRL_OFFSET,
2703 .context_offs = DRA7XX_RM_L4CFG_SPINLOCK_CONTEXT_OFFSET,
2704 },
2705 },
2706 };
2708 /*
2709 * 'timer' class
2710 *
2711 * This class contains several variants: ['timer_1ms', 'timer_secure',
2712 * 'timer']
2713 */
2715 static struct omap_hwmod_class_sysconfig dra7xx_timer_1ms_sysc = {
2716 .rev_offs = 0x0000,
2717 .sysc_offs = 0x0010,
2718 .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
2719 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
2720 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
2721 SIDLE_SMART_WKUP),
2722 .sysc_fields = &omap_hwmod_sysc_type2,
2723 };
2725 static struct omap_hwmod_class dra7xx_timer_1ms_hwmod_class = {
2726 .name = "timer",
2727 .sysc = &dra7xx_timer_1ms_sysc,
2728 };
2730 static struct omap_hwmod_class_sysconfig dra7xx_timer_secure_sysc = {
2731 .rev_offs = 0x0000,
2732 .sysc_offs = 0x0010,
2733 .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
2734 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
2735 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
2736 SIDLE_SMART_WKUP),
2737 .sysc_fields = &omap_hwmod_sysc_type2,
2738 };
2740 static struct omap_hwmod_class dra7xx_timer_secure_hwmod_class = {
2741 .name = "timer",
2742 .sysc = &dra7xx_timer_secure_sysc,
2743 };
2745 static struct omap_hwmod_class_sysconfig dra7xx_timer_sysc = {
2746 .rev_offs = 0x0000,
2747 .sysc_offs = 0x0010,
2748 .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
2749 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
2750 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
2751 SIDLE_SMART_WKUP),
2752 .sysc_fields = &omap_hwmod_sysc_type2,
2753 };
2755 static struct omap_hwmod_class dra7xx_timer_hwmod_class = {
2756 .name = "timer",
2757 .sysc = &dra7xx_timer_sysc,
2758 };
2760 /* timer1 */
2761 static struct omap_hwmod_irq_info dra7xx_timer1_irqs[] = {
2762 { .irq = 37 + DRA7XX_IRQ_GIC_START },
2763 { .irq = -1 }
2764 };
2766 static struct omap_hwmod dra7xx_timer1_hwmod = {
2767 .name = "timer1",
2768 .class = &dra7xx_timer_1ms_hwmod_class,
2769 .clkdm_name = "wkupaon_clkdm",
2770 .mpu_irqs = dra7xx_timer1_irqs,
2771 .main_clk = "timer1_gfclk_mux",
2772 .prcm = {
2773 .omap4 = {
2774 .clkctrl_offs = DRA7XX_CM_WKUPAON_TIMER1_CLKCTRL_OFFSET,
2775 .context_offs = DRA7XX_RM_WKUPAON_TIMER1_CONTEXT_OFFSET,
2776 .modulemode = MODULEMODE_SWCTRL,
2777 },
2778 },
2779 };
2781 /* timer2 */
2782 static struct omap_hwmod_irq_info dra7xx_timer2_irqs[] = {
2783 { .irq = 38 + DRA7XX_IRQ_GIC_START },
2784 { .irq = -1 }
2785 };
2787 static struct omap_hwmod dra7xx_timer2_hwmod = {
2788 .name = "timer2",
2789 .class = &dra7xx_timer_1ms_hwmod_class,
2790 .clkdm_name = "l4per_clkdm",
2791 .mpu_irqs = dra7xx_timer2_irqs,
2792 .main_clk = "timer2_gfclk_mux",
2793 .prcm = {
2794 .omap4 = {
2795 .clkctrl_offs = DRA7XX_CM_L4PER_TIMER2_CLKCTRL_OFFSET,
2796 .context_offs = DRA7XX_RM_L4PER_TIMER2_CONTEXT_OFFSET,
2797 .modulemode = MODULEMODE_SWCTRL,
2798 },
2799 },
2800 };
2802 /* timer3 */
2803 static struct omap_hwmod_irq_info dra7xx_timer3_irqs[] = {
2804 { .irq = 39 + DRA7XX_IRQ_GIC_START },
2805 { .irq = -1 }
2806 };
2808 static struct omap_hwmod dra7xx_timer3_hwmod = {
2809 .name = "timer3",
2810 .class = &dra7xx_timer_hwmod_class,
2811 .clkdm_name = "l4per_clkdm",
2812 .mpu_irqs = dra7xx_timer3_irqs,
2813 .main_clk = "timer3_gfclk_mux",
2814 .prcm = {
2815 .omap4 = {
2816 .clkctrl_offs = DRA7XX_CM_L4PER_TIMER3_CLKCTRL_OFFSET,
2817 .context_offs = DRA7XX_RM_L4PER_TIMER3_CONTEXT_OFFSET,
2818 .modulemode = MODULEMODE_SWCTRL,
2819 },
2820 },
2821 };
2823 /* timer4 */
2824 static struct omap_hwmod_irq_info dra7xx_timer4_irqs[] = {
2825 { .irq = 40 + DRA7XX_IRQ_GIC_START },
2826 { .irq = -1 }
2827 };
2829 static struct omap_hwmod dra7xx_timer4_hwmod = {
2830 .name = "timer4",
2831 .class = &dra7xx_timer_secure_hwmod_class,
2832 .clkdm_name = "l4per_clkdm",
2833 .mpu_irqs = dra7xx_timer4_irqs,
2834 .main_clk = "timer4_gfclk_mux",
2835 .prcm = {
2836 .omap4 = {
2837 .clkctrl_offs = DRA7XX_CM_L4PER_TIMER4_CLKCTRL_OFFSET,
2838 .context_offs = DRA7XX_RM_L4PER_TIMER4_CONTEXT_OFFSET,
2839 .modulemode = MODULEMODE_SWCTRL,
2840 },
2841 },
2842 };
2844 /* timer5 */
2845 static struct omap_hwmod_irq_info dra7xx_timer5_irqs[] = {
2846 { .irq = 41 + DRA7XX_IRQ_GIC_START },
2847 { .irq = -1 }
2848 };
2850 static struct omap_hwmod dra7xx_timer5_hwmod = {
2851 .name = "timer5",
2852 .class = &dra7xx_timer_hwmod_class,
2853 .clkdm_name = "ipu_clkdm",
2854 .mpu_irqs = dra7xx_timer5_irqs,
2855 .main_clk = "timer5_gfclk_mux",
2856 .prcm = {
2857 .omap4 = {
2858 .clkctrl_offs = DRA7XX_CM_IPU_TIMER5_CLKCTRL_OFFSET,
2859 .context_offs = DRA7XX_RM_IPU_TIMER5_CONTEXT_OFFSET,
2860 .modulemode = MODULEMODE_SWCTRL,
2861 },
2862 },
2863 };
2865 /* timer6 */
2866 static struct omap_hwmod_irq_info dra7xx_timer6_irqs[] = {
2867 { .irq = 42 + DRA7XX_IRQ_GIC_START },
2868 { .irq = -1 }
2869 };
2871 static struct omap_hwmod dra7xx_timer6_hwmod = {
2872 .name = "timer6",
2873 .class = &dra7xx_timer_hwmod_class,
2874 .clkdm_name = "ipu_clkdm",
2875 .mpu_irqs = dra7xx_timer6_irqs,
2876 .main_clk = "timer6_gfclk_mux",
2877 .prcm = {
2878 .omap4 = {
2879 .clkctrl_offs = DRA7XX_CM_IPU_TIMER6_CLKCTRL_OFFSET,
2880 .context_offs = DRA7XX_RM_IPU_TIMER6_CONTEXT_OFFSET,
2881 .modulemode = MODULEMODE_SWCTRL,
2882 },
2883 },
2884 };
2886 /* timer7 */
2887 static struct omap_hwmod_irq_info dra7xx_timer7_irqs[] = {
2888 { .irq = 43 + DRA7XX_IRQ_GIC_START },
2889 { .irq = -1 }
2890 };
2892 static struct omap_hwmod dra7xx_timer7_hwmod = {
2893 .name = "timer7",
2894 .class = &dra7xx_timer_hwmod_class,
2895 .clkdm_name = "ipu_clkdm",
2896 .mpu_irqs = dra7xx_timer7_irqs,
2897 .main_clk = "timer7_gfclk_mux",
2898 .prcm = {
2899 .omap4 = {
2900 .clkctrl_offs = DRA7XX_CM_IPU_TIMER7_CLKCTRL_OFFSET,
2901 .context_offs = DRA7XX_RM_IPU_TIMER7_CONTEXT_OFFSET,
2902 .modulemode = MODULEMODE_SWCTRL,
2903 },
2904 },
2905 };
2907 /* timer8 */
2908 static struct omap_hwmod_irq_info dra7xx_timer8_irqs[] = {
2909 { .irq = 44 + DRA7XX_IRQ_GIC_START },
2910 { .irq = -1 }
2911 };
2913 static struct omap_hwmod dra7xx_timer8_hwmod = {
2914 .name = "timer8",
2915 .class = &dra7xx_timer_hwmod_class,
2916 .clkdm_name = "ipu_clkdm",
2917 .mpu_irqs = dra7xx_timer8_irqs,
2918 .main_clk = "timer8_gfclk_mux",
2919 .prcm = {
2920 .omap4 = {
2921 .clkctrl_offs = DRA7XX_CM_IPU_TIMER8_CLKCTRL_OFFSET,
2922 .context_offs = DRA7XX_RM_IPU_TIMER8_CONTEXT_OFFSET,
2923 .modulemode = MODULEMODE_SWCTRL,
2924 },
2925 },
2926 };
2928 /* timer9 */
2929 static struct omap_hwmod_irq_info dra7xx_timer9_irqs[] = {
2930 { .irq = 45 + DRA7XX_IRQ_GIC_START },
2931 { .irq = -1 }
2932 };
2934 static struct omap_hwmod dra7xx_timer9_hwmod = {
2935 .name = "timer9",
2936 .class = &dra7xx_timer_hwmod_class,
2937 .clkdm_name = "l4per_clkdm",
2938 .mpu_irqs = dra7xx_timer9_irqs,
2939 .main_clk = "timer9_gfclk_mux",
2940 .prcm = {
2941 .omap4 = {
2942 .clkctrl_offs = DRA7XX_CM_L4PER_TIMER9_CLKCTRL_OFFSET,
2943 .context_offs = DRA7XX_RM_L4PER_TIMER9_CONTEXT_OFFSET,
2944 .modulemode = MODULEMODE_SWCTRL,
2945 },
2946 },
2947 };
2949 /* timer10 */
2950 static struct omap_hwmod_irq_info dra7xx_timer10_irqs[] = {
2951 { .irq = 46 + DRA7XX_IRQ_GIC_START },
2952 { .irq = -1 }
2953 };
2955 static struct omap_hwmod dra7xx_timer10_hwmod = {
2956 .name = "timer10",
2957 .class = &dra7xx_timer_1ms_hwmod_class,
2958 .clkdm_name = "l4per_clkdm",
2959 .mpu_irqs = dra7xx_timer10_irqs,
2960 .main_clk = "timer10_gfclk_mux",
2961 .prcm = {
2962 .omap4 = {
2963 .clkctrl_offs = DRA7XX_CM_L4PER_TIMER10_CLKCTRL_OFFSET,
2964 .context_offs = DRA7XX_RM_L4PER_TIMER10_CONTEXT_OFFSET,
2965 .modulemode = MODULEMODE_SWCTRL,
2966 },
2967 },
2968 };
2970 /* timer11 */
2971 static struct omap_hwmod_irq_info dra7xx_timer11_irqs[] = {
2972 { .irq = 47 + DRA7XX_IRQ_GIC_START },
2973 { .irq = -1 }
2974 };
2976 static struct omap_hwmod dra7xx_timer11_hwmod = {
2977 .name = "timer11",
2978 .class = &dra7xx_timer_hwmod_class,
2979 .clkdm_name = "l4per_clkdm",
2980 .mpu_irqs = dra7xx_timer11_irqs,
2981 .main_clk = "timer11_gfclk_mux",
2982 .prcm = {
2983 .omap4 = {
2984 .clkctrl_offs = DRA7XX_CM_L4PER_TIMER11_CLKCTRL_OFFSET,
2985 .context_offs = DRA7XX_RM_L4PER_TIMER11_CONTEXT_OFFSET,
2986 .modulemode = MODULEMODE_SWCTRL,
2987 },
2988 },
2989 };
2991 /* timer13 */
2992 static struct omap_hwmod dra7xx_timer13_hwmod = {
2993 .name = "timer13",
2994 .class = &dra7xx_timer_hwmod_class,
2995 .clkdm_name = "l4per3_clkdm",
2996 .main_clk = "timer13_gfclk_mux",
2997 .prcm = {
2998 .omap4 = {
2999 .clkctrl_offs = DRA7XX_CM_L4PER3_TIMER13_CLKCTRL_OFFSET,
3000 .context_offs = DRA7XX_RM_L4PER3_TIMER13_CONTEXT_OFFSET,
3001 .modulemode = MODULEMODE_SWCTRL,
3002 },
3003 },
3004 };
3006 /* timer14 */
3007 static struct omap_hwmod dra7xx_timer14_hwmod = {
3008 .name = "timer14",
3009 .class = &dra7xx_timer_hwmod_class,
3010 .clkdm_name = "l4per3_clkdm",
3011 .main_clk = "timer14_gfclk_mux",
3012 .prcm = {
3013 .omap4 = {
3014 .clkctrl_offs = DRA7XX_CM_L4PER3_TIMER14_CLKCTRL_OFFSET,
3015 .context_offs = DRA7XX_RM_L4PER3_TIMER14_CONTEXT_OFFSET,
3016 .modulemode = MODULEMODE_SWCTRL,
3017 },
3018 },
3019 };
3021 /* timer15 */
3022 static struct omap_hwmod dra7xx_timer15_hwmod = {
3023 .name = "timer15",
3024 .class = &dra7xx_timer_hwmod_class,
3025 .clkdm_name = "l4per3_clkdm",
3026 .main_clk = "timer15_gfclk_mux",
3027 .prcm = {
3028 .omap4 = {
3029 .clkctrl_offs = DRA7XX_CM_L4PER3_TIMER15_CLKCTRL_OFFSET,
3030 .context_offs = DRA7XX_RM_L4PER3_TIMER15_CONTEXT_OFFSET,
3031 .modulemode = MODULEMODE_SWCTRL,
3032 },
3033 },
3034 };
3036 /* timer16 */
3037 static struct omap_hwmod dra7xx_timer16_hwmod = {
3038 .name = "timer16",
3039 .class = &dra7xx_timer_hwmod_class,
3040 .clkdm_name = "l4per3_clkdm",
3041 .main_clk = "timer16_gfclk_mux",
3042 .prcm = {
3043 .omap4 = {
3044 .clkctrl_offs = DRA7XX_CM_L4PER3_TIMER16_CLKCTRL_OFFSET,
3045 .context_offs = DRA7XX_RM_L4PER3_TIMER16_CONTEXT_OFFSET,
3046 .modulemode = MODULEMODE_SWCTRL,
3047 },
3048 },
3049 };
3051 /*
3052 * 'uart' class
3053 *
3054 */
3056 static struct omap_hwmod_class_sysconfig dra7xx_uart_sysc = {
3057 .rev_offs = 0x0050,
3058 .sysc_offs = 0x0054,
3059 .syss_offs = 0x0058,
3060 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
3061 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
3062 SYSS_HAS_RESET_STATUS),
3063 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
3064 SIDLE_SMART_WKUP),
3065 .sysc_fields = &omap_hwmod_sysc_type1,
3066 };
3068 static struct omap_hwmod_class dra7xx_uart_hwmod_class = {
3069 .name = "uart",
3070 .sysc = &dra7xx_uart_sysc,
3071 };
3073 /* uart1 */
3074 static struct omap_hwmod_irq_info dra7xx_uart1_irqs[] = {
3075 { .irq = 72 + DRA7XX_IRQ_GIC_START },
3076 { .irq = -1 }
3077 };
3079 static struct omap_hwmod_dma_info dra7xx_uart1_sdma_reqs[] = {
3080 { .name = "49", .dma_req = 48 + DRA7XX_DMA_REQ_START },
3081 { .name = "50", .dma_req = 49 + DRA7XX_DMA_REQ_START },
3082 { .dma_req = -1 }
3083 };
3085 static struct omap_hwmod dra7xx_uart1_hwmod = {
3086 .name = "uart1",
3087 .class = &dra7xx_uart_hwmod_class,
3088 .clkdm_name = "l4per_clkdm",
3089 .mpu_irqs = dra7xx_uart1_irqs,
3090 .sdma_reqs = dra7xx_uart1_sdma_reqs,
3091 .main_clk = "uart1_gfclk_mux",
3092 .flags = HWMOD_SWSUP_SIDLE_ACT,
3093 .prcm = {
3094 .omap4 = {
3095 .clkctrl_offs = DRA7XX_CM_L4PER_UART1_CLKCTRL_OFFSET,
3096 .context_offs = DRA7XX_RM_L4PER_UART1_CONTEXT_OFFSET,
3097 .modulemode = MODULEMODE_SWCTRL,
3098 },
3099 },
3100 };
3102 /* uart2 */
3103 static struct omap_hwmod_irq_info dra7xx_uart2_irqs[] = {
3104 { .irq = 73 + DRA7XX_IRQ_GIC_START },
3105 { .irq = -1 }
3106 };
3108 static struct omap_hwmod_dma_info dra7xx_uart2_sdma_reqs[] = {
3109 { .name = "51", .dma_req = 50 + DRA7XX_DMA_REQ_START },
3110 { .name = "52", .dma_req = 51 + DRA7XX_DMA_REQ_START },
3111 { .dma_req = -1 }
3112 };
3114 static struct omap_hwmod dra7xx_uart2_hwmod = {
3115 .name = "uart2",
3116 .class = &dra7xx_uart_hwmod_class,
3117 .clkdm_name = "l4per_clkdm",
3118 .mpu_irqs = dra7xx_uart2_irqs,
3119 .sdma_reqs = dra7xx_uart2_sdma_reqs,
3120 .main_clk = "uart2_gfclk_mux",
3121 .flags = HWMOD_SWSUP_SIDLE_ACT,
3122 .prcm = {
3123 .omap4 = {
3124 .clkctrl_offs = DRA7XX_CM_L4PER_UART2_CLKCTRL_OFFSET,
3125 .context_offs = DRA7XX_RM_L4PER_UART2_CONTEXT_OFFSET,
3126 .modulemode = MODULEMODE_SWCTRL,
3127 },
3128 },
3129 };
3131 /* uart3 */
3132 static struct omap_hwmod_irq_info dra7xx_uart3_irqs[] = {
3133 { .irq = 74 + DRA7XX_IRQ_GIC_START },
3134 { .irq = -1 }
3135 };
3137 static struct omap_hwmod_dma_info dra7xx_uart3_sdma_reqs[] = {
3138 { .name = "53", .dma_req = 52 + DRA7XX_DMA_REQ_START },
3139 { .name = "54", .dma_req = 53 + DRA7XX_DMA_REQ_START },
3140 { .dma_req = -1 }
3141 };
3143 static struct omap_hwmod dra7xx_uart3_hwmod = {
3144 .name = "uart3",
3145 .class = &dra7xx_uart_hwmod_class,
3146 .clkdm_name = "l4per_clkdm",
3147 .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET |
3148 HWMOD_SWSUP_SIDLE_ACT,
3149 .mpu_irqs = dra7xx_uart3_irqs,
3150 .sdma_reqs = dra7xx_uart3_sdma_reqs,
3151 .main_clk = "uart3_gfclk_mux",
3152 .prcm = {
3153 .omap4 = {
3154 .clkctrl_offs = DRA7XX_CM_L4PER_UART3_CLKCTRL_OFFSET,
3155 .context_offs = DRA7XX_RM_L4PER_UART3_CONTEXT_OFFSET,
3156 .modulemode = MODULEMODE_SWCTRL,
3157 },
3158 },
3159 };
3161 /* uart4 */
3162 static struct omap_hwmod_irq_info dra7xx_uart4_irqs[] = {
3163 { .irq = 70 + DRA7XX_IRQ_GIC_START },
3164 { .irq = -1 }
3165 };
3167 static struct omap_hwmod_dma_info dra7xx_uart4_sdma_reqs[] = {
3168 { .name = "55", .dma_req = 54 + DRA7XX_DMA_REQ_START },
3169 { .name = "56", .dma_req = 55 + DRA7XX_DMA_REQ_START },
3170 { .dma_req = -1 }
3171 };
3173 static struct omap_hwmod dra7xx_uart4_hwmod = {
3174 .name = "uart4",
3175 .class = &dra7xx_uart_hwmod_class,
3176 .clkdm_name = "l4per_clkdm",
3177 .mpu_irqs = dra7xx_uart4_irqs,
3178 .sdma_reqs = dra7xx_uart4_sdma_reqs,
3179 .main_clk = "uart4_gfclk_mux",
3180 .flags = HWMOD_SWSUP_SIDLE_ACT,
3181 .prcm = {
3182 .omap4 = {
3183 .clkctrl_offs = DRA7XX_CM_L4PER_UART4_CLKCTRL_OFFSET,
3184 .context_offs = DRA7XX_RM_L4PER_UART4_CONTEXT_OFFSET,
3185 .modulemode = MODULEMODE_SWCTRL,
3186 },
3187 },
3188 };
3190 /* uart5 */
3191 static struct omap_hwmod_irq_info dra7xx_uart5_irqs[] = {
3192 { .irq = 105 + DRA7XX_IRQ_GIC_START },
3193 { .irq = -1 }
3194 };
3196 static struct omap_hwmod_dma_info dra7xx_uart5_sdma_reqs[] = {
3197 { .name = "63", .dma_req = 62 + DRA7XX_DMA_REQ_START },
3198 { .name = "64", .dma_req = 63 + DRA7XX_DMA_REQ_START },
3199 { .dma_req = -1 }
3200 };
3202 static struct omap_hwmod dra7xx_uart5_hwmod = {
3203 .name = "uart5",
3204 .class = &dra7xx_uart_hwmod_class,
3205 .clkdm_name = "l4per_clkdm",
3206 .mpu_irqs = dra7xx_uart5_irqs,
3207 .sdma_reqs = dra7xx_uart5_sdma_reqs,
3208 .main_clk = "uart5_gfclk_mux",
3209 .flags = HWMOD_SWSUP_SIDLE_ACT,
3210 .prcm = {
3211 .omap4 = {
3212 .clkctrl_offs = DRA7XX_CM_L4PER_UART5_CLKCTRL_OFFSET,
3213 .context_offs = DRA7XX_RM_L4PER_UART5_CONTEXT_OFFSET,
3214 .modulemode = MODULEMODE_SWCTRL,
3215 },
3216 },
3217 };
3219 /* uart6 */
3220 static struct omap_hwmod_irq_info dra7xx_uart6_irqs[] = {
3221 { .irq = 106 + DRA7XX_IRQ_GIC_START },
3222 { .irq = -1 }
3223 };
3225 static struct omap_hwmod_dma_info dra7xx_uart6_sdma_reqs[] = {
3226 { .name = "79", .dma_req = 78 + DRA7XX_DMA_REQ_START },
3227 { .name = "80", .dma_req = 79 + DRA7XX_DMA_REQ_START },
3228 { .dma_req = -1 }
3229 };
3231 static struct omap_hwmod dra7xx_uart6_hwmod = {
3232 .name = "uart6",
3233 .class = &dra7xx_uart_hwmod_class,
3234 .clkdm_name = "ipu_clkdm",
3235 .mpu_irqs = dra7xx_uart6_irqs,
3236 .sdma_reqs = dra7xx_uart6_sdma_reqs,
3237 .main_clk = "uart6_gfclk_mux",
3238 .flags = HWMOD_SWSUP_SIDLE_ACT,
3239 .prcm = {
3240 .omap4 = {
3241 .clkctrl_offs = DRA7XX_CM_IPU_UART6_CLKCTRL_OFFSET,
3242 .context_offs = DRA7XX_RM_IPU_UART6_CONTEXT_OFFSET,
3243 .modulemode = MODULEMODE_SWCTRL,
3244 },
3245 },
3246 };
3248 /* uart7 */
3249 static struct omap_hwmod dra7xx_uart7_hwmod = {
3250 .name = "uart7",
3251 .class = &dra7xx_uart_hwmod_class,
3252 .clkdm_name = "l4per2_clkdm",
3253 .main_clk = "uart7_gfclk_mux",
3254 .flags = HWMOD_SWSUP_SIDLE_ACT,
3255 .prcm = {
3256 .omap4 = {
3257 .clkctrl_offs = DRA7XX_CM_L4PER2_UART7_CLKCTRL_OFFSET,
3258 .context_offs = DRA7XX_RM_L4PER2_UART7_CONTEXT_OFFSET,
3259 .modulemode = MODULEMODE_SWCTRL,
3260 },
3261 },
3262 };
3264 /* uart8 */
3265 static struct omap_hwmod dra7xx_uart8_hwmod = {
3266 .name = "uart8",
3267 .class = &dra7xx_uart_hwmod_class,
3268 .clkdm_name = "l4per2_clkdm",
3269 .main_clk = "uart8_gfclk_mux",
3270 .flags = HWMOD_SWSUP_SIDLE_ACT,
3271 .prcm = {
3272 .omap4 = {
3273 .clkctrl_offs = DRA7XX_CM_L4PER2_UART8_CLKCTRL_OFFSET,
3274 .context_offs = DRA7XX_RM_L4PER2_UART8_CONTEXT_OFFSET,
3275 .modulemode = MODULEMODE_SWCTRL,
3276 },
3277 },
3278 };
3280 /* uart9 */
3281 static struct omap_hwmod dra7xx_uart9_hwmod = {
3282 .name = "uart9",
3283 .class = &dra7xx_uart_hwmod_class,
3284 .clkdm_name = "l4per2_clkdm",
3285 .main_clk = "uart9_gfclk_mux",
3286 .flags = HWMOD_SWSUP_SIDLE_ACT,
3287 .prcm = {
3288 .omap4 = {
3289 .clkctrl_offs = DRA7XX_CM_L4PER2_UART9_CLKCTRL_OFFSET,
3290 .context_offs = DRA7XX_RM_L4PER2_UART9_CONTEXT_OFFSET,
3291 .modulemode = MODULEMODE_SWCTRL,
3292 },
3293 },
3294 };
3296 /* uart10 */
3297 static struct omap_hwmod dra7xx_uart10_hwmod = {
3298 .name = "uart10",
3299 .class = &dra7xx_uart_hwmod_class,
3300 .clkdm_name = "wkupaon_clkdm",
3301 .main_clk = "uart10_gfclk_mux",
3302 .flags = HWMOD_SWSUP_SIDLE_ACT,
3303 .prcm = {
3304 .omap4 = {
3305 .clkctrl_offs = DRA7XX_CM_WKUPAON_UART10_CLKCTRL_OFFSET,
3306 .context_offs = DRA7XX_RM_WKUPAON_UART10_CONTEXT_OFFSET,
3307 .modulemode = MODULEMODE_SWCTRL,
3308 },
3309 },
3310 };
3312 /*
3313 * 'usb_otg_ss' class
3314 *
3315 */
3317 static struct omap_hwmod_class dra7xx_usb_otg_ss_hwmod_class = {
3318 .name = "usb_otg_ss",
3319 };
3321 /* usb_otg_ss1 */
3322 static struct omap_hwmod_opt_clk usb_otg_ss1_opt_clks[] = {
3323 { .role = "refclk960m", .clk = "usb_otg_ss1_refclk960m" },
3324 };
3326 static struct omap_hwmod dra7xx_usb_otg_ss1_hwmod = {
3327 .name = "usb_otg_ss1",
3328 .class = &dra7xx_usb_otg_ss_hwmod_class,
3329 .clkdm_name = "l3init_clkdm",
3330 .main_clk = "dpll_core_h13x2_ck",
3331 .prcm = {
3332 .omap4 = {
3333 .clkctrl_offs = DRA7XX_CM_L3INIT_USB_OTG_SS1_CLKCTRL_OFFSET,
3334 .context_offs = DRA7XX_RM_L3INIT_USB_OTG_SS1_CONTEXT_OFFSET,
3335 .modulemode = MODULEMODE_HWCTRL,
3336 },
3337 },
3338 .opt_clks = usb_otg_ss1_opt_clks,
3339 .opt_clks_cnt = ARRAY_SIZE(usb_otg_ss1_opt_clks),
3340 };
3342 /* usb_otg_ss2 */
3343 static struct omap_hwmod_opt_clk usb_otg_ss2_opt_clks[] = {
3344 { .role = "refclk960m", .clk = "usb_otg_ss2_refclk960m" },
3345 };
3347 static struct omap_hwmod dra7xx_usb_otg_ss2_hwmod = {
3348 .name = "usb_otg_ss2",
3349 .class = &dra7xx_usb_otg_ss_hwmod_class,
3350 .clkdm_name = "l3init_clkdm",
3351 .main_clk = "dpll_core_h13x2_ck",
3352 .prcm = {
3353 .omap4 = {
3354 .clkctrl_offs = DRA7XX_CM_L3INIT_USB_OTG_SS2_CLKCTRL_OFFSET,
3355 .context_offs = DRA7XX_RM_L3INIT_USB_OTG_SS2_CONTEXT_OFFSET,
3356 .modulemode = MODULEMODE_HWCTRL,
3357 },
3358 },
3359 .opt_clks = usb_otg_ss2_opt_clks,
3360 .opt_clks_cnt = ARRAY_SIZE(usb_otg_ss2_opt_clks),
3361 };
3363 /* usb_otg_ss3 */
3364 static struct omap_hwmod dra7xx_usb_otg_ss3_hwmod = {
3365 .name = "usb_otg_ss3",
3366 .class = &dra7xx_usb_otg_ss_hwmod_class,
3367 .clkdm_name = "l3init_clkdm",
3368 .main_clk = "dpll_core_h13x2_ck",
3369 .prcm = {
3370 .omap4 = {
3371 .clkctrl_offs = DRA7XX_CM_L3INIT_USB_OTG_SS3_CLKCTRL_OFFSET,
3372 .context_offs = DRA7XX_RM_L3INIT_USB_OTG_SS3_CONTEXT_OFFSET,
3373 .modulemode = MODULEMODE_HWCTRL,
3374 },
3375 },
3376 };
3378 /* usb_otg_ss4 */
3379 static struct omap_hwmod dra7xx_usb_otg_ss4_hwmod = {
3380 .name = "usb_otg_ss4",
3381 .class = &dra7xx_usb_otg_ss_hwmod_class,
3382 .clkdm_name = "l3init_clkdm",
3383 .main_clk = "dpll_core_h13x2_ck",
3384 .prcm = {
3385 .omap4 = {
3386 .clkctrl_offs = DRA7XX_CM_L3INIT_USB_OTG_SS4_CLKCTRL_OFFSET,
3387 .context_offs = DRA7XX_RM_L3INIT_USB_OTG_SS4_CONTEXT_OFFSET,
3388 .modulemode = MODULEMODE_HWCTRL,
3389 },
3390 },
3391 };
3393 /*
3394 * 'vcp' class
3395 *
3396 */
3398 static struct omap_hwmod_class dra7xx_vcp_hwmod_class = {
3399 .name = "vcp",
3400 };
3402 /* vcp1 */
3403 static struct omap_hwmod dra7xx_vcp1_hwmod = {
3404 .name = "vcp1",
3405 .class = &dra7xx_vcp_hwmod_class,
3406 .clkdm_name = "l3main1_clkdm",
3407 .main_clk = "l3_iclk_div",
3408 .prcm = {
3409 .omap4 = {
3410 .clkctrl_offs = DRA7XX_CM_L3MAIN1_VCP1_CLKCTRL_OFFSET,
3411 .context_offs = DRA7XX_RM_L3MAIN1_VCP1_CONTEXT_OFFSET,
3412 },
3413 },
3414 };
3416 /* vcp2 */
3417 static struct omap_hwmod dra7xx_vcp2_hwmod = {
3418 .name = "vcp2",
3419 .class = &dra7xx_vcp_hwmod_class,
3420 .clkdm_name = "l3main1_clkdm",
3421 .main_clk = "l3_iclk_div",
3422 .prcm = {
3423 .omap4 = {
3424 .clkctrl_offs = DRA7XX_CM_L3MAIN1_VCP2_CLKCTRL_OFFSET,
3425 .context_offs = DRA7XX_RM_L3MAIN1_VCP2_CONTEXT_OFFSET,
3426 },
3427 },
3428 };
3430 /*
3431 * 'vip' class
3432 *
3433 */
3435 static struct omap_hwmod_class_sysconfig dra7xx_vip_sysc = {
3436 .sysc_offs = 0x0010,
3437 .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE),
3438 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
3439 SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
3440 MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
3441 .sysc_fields = &omap_hwmod_sysc_type2,
3442 };
3444 static struct omap_hwmod_class dra7xx_vip_hwmod_class = {
3445 .name = "vip",
3446 .sysc = &dra7xx_vip_sysc,
3447 };
3449 /* vip1 */
3450 static struct omap_hwmod dra7xx_vip1_hwmod = {
3451 .name = "vip1",
3452 .class = &dra7xx_vip_hwmod_class,
3453 .clkdm_name = "cam_clkdm",
3454 .main_clk = "vip1_gclk_mux",
3455 .prcm = {
3456 .omap4 = {
3457 .clkctrl_offs = DRA7XX_CM_CAM_VIP1_CLKCTRL_OFFSET,
3458 .context_offs = DRA7XX_RM_CAM_VIP1_CONTEXT_OFFSET,
3459 .modulemode = MODULEMODE_HWCTRL,
3460 },
3461 },
3462 };
3464 /* vip2 */
3465 static struct omap_hwmod dra7xx_vip2_hwmod = {
3466 .name = "vip2",
3467 .class = &dra7xx_vip_hwmod_class,
3468 .clkdm_name = "cam_clkdm",
3469 .main_clk = "vip2_gclk_mux",
3470 .prcm = {
3471 .omap4 = {
3472 .clkctrl_offs = DRA7XX_CM_CAM_VIP2_CLKCTRL_OFFSET,
3473 .context_offs = DRA7XX_RM_CAM_VIP2_CONTEXT_OFFSET,
3474 .modulemode = MODULEMODE_HWCTRL,
3475 },
3476 },
3477 };
3479 /* vip3 */
3480 static struct omap_hwmod dra7xx_vip3_hwmod = {
3481 .name = "vip3",
3482 .class = &dra7xx_vip_hwmod_class,
3483 .clkdm_name = "cam_clkdm",
3484 .main_clk = "vip3_gclk_mux",
3485 .prcm = {
3486 .omap4 = {
3487 .clkctrl_offs = DRA7XX_CM_CAM_VIP3_CLKCTRL_OFFSET,
3488 .context_offs = DRA7XX_RM_CAM_VIP3_CONTEXT_OFFSET,
3489 .modulemode = MODULEMODE_HWCTRL,
3490 },
3491 },
3492 };
3494 /*
3495 * 'vpe' class
3496 *
3497 */
3499 static struct omap_hwmod_class_sysconfig dra7xx_vpe_sysc = {
3500 .sysc_offs = 0x0010,
3501 .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE),
3502 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
3503 SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
3504 MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
3505 .sysc_fields = &omap_hwmod_sysc_type2,
3506 };
3508 static struct omap_hwmod_class dra7xx_vpe_hwmod_class = {
3509 .name = "vpe",
3510 .sysc = &dra7xx_vpe_sysc,
3511 };
3513 /* vpe */
3514 static struct omap_hwmod dra7xx_vpe_hwmod = {
3515 .name = "vpe",
3516 .class = &dra7xx_vpe_hwmod_class,
3517 .clkdm_name = "vpe_clkdm",
3518 .main_clk = "dpll_core_h23x2_ck",
3519 .prcm = {
3520 .omap4 = {
3521 .clkctrl_offs = DRA7XX_CM_VPE_VPE_CLKCTRL_OFFSET,
3522 .context_offs = DRA7XX_RM_VPE_VPE_CONTEXT_OFFSET,
3523 .modulemode = MODULEMODE_HWCTRL,
3524 },
3525 },
3526 };
3528 /*
3529 * 'wd_timer' class
3530 *
3531 */
3533 static struct omap_hwmod_class_sysconfig dra7xx_wd_timer_sysc = {
3534 .rev_offs = 0x0000,
3535 .sysc_offs = 0x0010,
3536 .syss_offs = 0x0014,
3537 .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_SIDLEMODE |
3538 SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
3539 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
3540 SIDLE_SMART_WKUP),
3541 .sysc_fields = &omap_hwmod_sysc_type1,
3542 };
3544 static struct omap_hwmod_class dra7xx_wd_timer_hwmod_class = {
3545 .name = "wd_timer",
3546 .sysc = &dra7xx_wd_timer_sysc,
3547 .pre_shutdown = &omap2_wd_timer_disable,
3548 .reset = &omap2_wd_timer_reset,
3549 };
3551 /* wd_timer2 */
3552 static struct omap_hwmod_irq_info dra7xx_wd_timer2_irqs[] = {
3553 { .irq = 80 + DRA7XX_IRQ_GIC_START },
3554 { .irq = -1 }
3555 };
3557 static struct omap_hwmod dra7xx_wd_timer2_hwmod = {
3558 .name = "wd_timer2",
3559 .class = &dra7xx_wd_timer_hwmod_class,
3560 .clkdm_name = "wkupaon_clkdm",
3561 .mpu_irqs = dra7xx_wd_timer2_irqs,
3562 .main_clk = "sys_32k_ck",
3563 .prcm = {
3564 .omap4 = {
3565 .clkctrl_offs = DRA7XX_CM_WKUPAON_WD_TIMER2_CLKCTRL_OFFSET,
3566 .context_offs = DRA7XX_RM_WKUPAON_WD_TIMER2_CONTEXT_OFFSET,
3567 .modulemode = MODULEMODE_SWCTRL,
3568 },
3569 },
3570 };
3573 /*
3574 * Interfaces
3575 */
3577 static struct omap_hwmod_addr_space dra7xx_dmm_addrs[] = {
3578 {
3579 .pa_start = 0x4e000000,
3580 .pa_end = 0x4e0007ff,
3581 .flags = ADDR_TYPE_RT
3582 },
3583 { }
3584 };
3586 /* l3_main_1 -> dmm */
3587 static struct omap_hwmod_ocp_if dra7xx_l3_main_1__dmm = {
3588 .master = &dra7xx_l3_main_1_hwmod,
3589 .slave = &dra7xx_dmm_hwmod,
3590 .clk = "l3_iclk_div",
3591 .addr = dra7xx_dmm_addrs,
3592 .user = OCP_USER_SDMA,
3593 };
3595 /* dmm -> emif_ocp_fw */
3596 static struct omap_hwmod_ocp_if dra7xx_dmm__emif_ocp_fw = {
3597 .master = &dra7xx_dmm_hwmod,
3598 .slave = &dra7xx_emif_ocp_fw_hwmod,
3599 .clk = "l3_iclk_div",
3600 .user = OCP_USER_MPU | OCP_USER_SDMA,
3601 };
3603 /* l4_cfg -> emif_ocp_fw */
3604 static struct omap_hwmod_ocp_if dra7xx_l4_cfg__emif_ocp_fw = {
3605 .master = &dra7xx_l4_cfg_hwmod,
3606 .slave = &dra7xx_emif_ocp_fw_hwmod,
3607 .clk = "l3_iclk_div",
3608 .user = OCP_USER_MPU | OCP_USER_SDMA,
3609 };
3611 /* l3_main_2 -> l3_instr */
3612 static struct omap_hwmod_ocp_if dra7xx_l3_main_2__l3_instr = {
3613 .master = &dra7xx_l3_main_2_hwmod,
3614 .slave = &dra7xx_l3_instr_hwmod,
3615 .clk = "l3_iclk_div",
3616 .user = OCP_USER_MPU | OCP_USER_SDMA,
3617 };
3619 /* ocp_wp_noc -> l3_instr */
3620 static struct omap_hwmod_ocp_if dra7xx_ocp_wp_noc__l3_instr = {
3621 .master = &dra7xx_ocp_wp_noc_hwmod,
3622 .slave = &dra7xx_l3_instr_hwmod,
3623 .clk = "l3_iclk_div",
3624 .user = OCP_USER_MPU | OCP_USER_SDMA,
3625 };
3627 /* l4_cfg -> l3_main_1 */
3628 static struct omap_hwmod_ocp_if dra7xx_l4_cfg__l3_main_1 = {
3629 .master = &dra7xx_l4_cfg_hwmod,
3630 .slave = &dra7xx_l3_main_1_hwmod,
3631 .clk = "l3_iclk_div",
3632 .user = OCP_USER_MPU | OCP_USER_SDMA,
3633 };
3635 static struct omap_hwmod_addr_space dra7xx_l3_main_1_addrs[] = {
3636 {
3637 .pa_start = 0x44000000,
3638 .pa_end = 0x44805fff,
3639 },
3640 { }
3641 };
3643 /* mpu -> l3_main_1 */
3644 static struct omap_hwmod_ocp_if dra7xx_mpu__l3_main_1 = {
3645 .master = &dra7xx_mpu_hwmod,
3646 .slave = &dra7xx_l3_main_1_hwmod,
3647 .clk = "l3_iclk_div",
3648 .addr = dra7xx_l3_main_1_addrs,
3649 .user = OCP_USER_MPU,
3650 };
3652 static struct omap_hwmod_addr_space dra7xx_l3_main_2_addrs[] = {
3653 {
3654 .pa_start = 0x45000000,
3655 .pa_end = 0x4500afff,
3656 },
3657 { }
3658 };
3660 /* l3_main_1 -> l3_main_2 */
3661 static struct omap_hwmod_ocp_if dra7xx_l3_main_1__l3_main_2 = {
3662 .master = &dra7xx_l3_main_1_hwmod,
3663 .slave = &dra7xx_l3_main_2_hwmod,
3664 .clk = "l3_iclk_div",
3665 .addr = dra7xx_l3_main_2_addrs,
3666 .user = OCP_USER_MPU,
3667 };
3669 /* l4_cfg -> l3_main_2 */
3670 static struct omap_hwmod_ocp_if dra7xx_l4_cfg__l3_main_2 = {
3671 .master = &dra7xx_l4_cfg_hwmod,
3672 .slave = &dra7xx_l3_main_2_hwmod,
3673 .clk = "l3_iclk_div",
3674 .user = OCP_USER_MPU | OCP_USER_SDMA,
3675 };
3677 /* l3_main_1 -> l4_cfg */
3678 static struct omap_hwmod_ocp_if dra7xx_l3_main_1__l4_cfg = {
3679 .master = &dra7xx_l3_main_1_hwmod,
3680 .slave = &dra7xx_l4_cfg_hwmod,
3681 .clk = "l3_iclk_div",
3682 .user = OCP_USER_MPU | OCP_USER_SDMA,
3683 };
3685 /* l3_main_1 -> l4_per1 */
3686 static struct omap_hwmod_ocp_if dra7xx_l3_main_1__l4_per1 = {
3687 .master = &dra7xx_l3_main_1_hwmod,
3688 .slave = &dra7xx_l4_per1_hwmod,
3689 .clk = "l3_iclk_div",
3690 .user = OCP_USER_MPU | OCP_USER_SDMA,
3691 };
3693 /* l3_main_1 -> l4_per2 */
3694 static struct omap_hwmod_ocp_if dra7xx_l3_main_1__l4_per2 = {
3695 .master = &dra7xx_l3_main_1_hwmod,
3696 .slave = &dra7xx_l4_per2_hwmod,
3697 .clk = "l3_iclk_div",
3698 .user = OCP_USER_MPU | OCP_USER_SDMA,
3699 };
3701 /* l3_main_1 -> l4_per3 */
3702 static struct omap_hwmod_ocp_if dra7xx_l3_main_1__l4_per3 = {
3703 .master = &dra7xx_l3_main_1_hwmod,
3704 .slave = &dra7xx_l4_per3_hwmod,
3705 .clk = "l3_iclk_div",
3706 .user = OCP_USER_MPU | OCP_USER_SDMA,
3707 };
3709 /* l3_main_1 -> l4_wkup */
3710 static struct omap_hwmod_ocp_if dra7xx_l3_main_1__l4_wkup = {
3711 .master = &dra7xx_l3_main_1_hwmod,
3712 .slave = &dra7xx_l4_wkup_hwmod,
3713 .clk = "wkupaon_iclk_mux",
3714 .user = OCP_USER_MPU | OCP_USER_SDMA,
3715 };
3717 /* mpu -> mpu_private */
3718 static struct omap_hwmod_ocp_if dra7xx_mpu__mpu_private = {
3719 .master = &dra7xx_mpu_hwmod,
3720 .slave = &dra7xx_mpu_private_hwmod,
3721 .clk = "l3_iclk_div",
3722 .user = OCP_USER_MPU | OCP_USER_SDMA,
3723 };
3725 /* l3_main_2 -> ocp_wp_noc */
3726 static struct omap_hwmod_ocp_if dra7xx_l3_main_2__ocp_wp_noc = {
3727 .master = &dra7xx_l3_main_2_hwmod,
3728 .slave = &dra7xx_ocp_wp_noc_hwmod,
3729 .clk = "l3_iclk_div",
3730 .user = OCP_USER_MPU | OCP_USER_SDMA,
3731 };
3733 static struct omap_hwmod_addr_space dra7xx_ocp_wp_noc_addrs[] = {
3734 {
3735 .pa_start = 0x4a102000,
3736 .pa_end = 0x4a10207f,
3737 .flags = ADDR_TYPE_RT
3738 },
3739 { }
3740 };
3742 /* l4_cfg -> ocp_wp_noc */
3743 static struct omap_hwmod_ocp_if dra7xx_l4_cfg__ocp_wp_noc = {
3744 .master = &dra7xx_l4_cfg_hwmod,
3745 .slave = &dra7xx_ocp_wp_noc_hwmod,
3746 .clk = "l3_iclk_div",
3747 .addr = dra7xx_ocp_wp_noc_addrs,
3748 .user = OCP_USER_MPU,
3749 };
3751 /* l4_per2 -> atl */
3752 static struct omap_hwmod_ocp_if dra7xx_l4_per2__atl = {
3753 .master = &dra7xx_l4_per2_hwmod,
3754 .slave = &dra7xx_atl_hwmod,
3755 .clk = "l3_iclk_div",
3756 .user = OCP_USER_MPU | OCP_USER_SDMA,
3757 };
3759 static struct omap_hwmod_addr_space dra7xx_bb2d_addrs[] = {
3760 {
3761 .pa_start = 0x59000000,
3762 .pa_end = 0x590007ff,
3763 },
3764 { }
3765 };
3767 /* l3_main_1 -> bb2d */
3768 static struct omap_hwmod_ocp_if dra7xx_l3_main_1__bb2d = {
3769 .master = &dra7xx_l3_main_1_hwmod,
3770 .slave = &dra7xx_bb2d_hwmod,
3771 .clk = "l3_iclk_div",
3772 .addr = dra7xx_bb2d_addrs,
3773 .user = OCP_USER_MPU | OCP_USER_SDMA,
3774 };
3776 static struct omap_hwmod_addr_space dra7xx_counter_32k_addrs[] = {
3777 {
3778 .pa_start = 0x4ae04000,
3779 .pa_end = 0x4ae0403f,
3780 .flags = ADDR_TYPE_RT
3781 },
3782 { }
3783 };
3785 /* l4_wkup -> counter_32k */
3786 static struct omap_hwmod_ocp_if dra7xx_l4_wkup__counter_32k = {
3787 .master = &dra7xx_l4_wkup_hwmod,
3788 .slave = &dra7xx_counter_32k_hwmod,
3789 .clk = "wkupaon_iclk_mux",
3790 .addr = dra7xx_counter_32k_addrs,
3791 .user = OCP_USER_MPU | OCP_USER_SDMA,
3792 };
3794 static struct omap_hwmod_addr_space dra7xx_ctrl_module_wkup_addrs[] = {
3795 {
3796 .name = "avatar_control_wkup_ocpintf",
3797 .pa_start = 0x4ae0c100,
3798 .pa_end = 0x4ae0c8ff,
3799 },
3800 {
3801 .name = "avatar_control_wkup_pad_ocpintf",
3802 .pa_start = 0x4ae0c5a0,
3803 .pa_end = 0x4ae0c61f,
3804 },
3805 { }
3806 };
3808 /* l4_wkup -> ctrl_module_wkup */
3809 static struct omap_hwmod_ocp_if dra7xx_l4_wkup__ctrl_module_wkup = {
3810 .master = &dra7xx_l4_wkup_hwmod,
3811 .slave = &dra7xx_ctrl_module_wkup_hwmod,
3812 .clk = "wkupaon_iclk_mux",
3813 .addr = dra7xx_ctrl_module_wkup_addrs,
3814 .user = OCP_USER_MPU | OCP_USER_SDMA,
3815 };
3817 /* l4_wkup -> dcan1 */
3818 static struct omap_hwmod_ocp_if dra7xx_l4_wkup__dcan1 = {
3819 .master = &dra7xx_l4_wkup_hwmod,
3820 .slave = &dra7xx_dcan1_hwmod,
3821 .clk = "wkupaon_iclk_mux",
3822 .user = OCP_USER_MPU | OCP_USER_SDMA,
3823 };
3825 /* l4_per2 -> dcan2 */
3826 static struct omap_hwmod_ocp_if dra7xx_l4_per2__dcan2 = {
3827 .master = &dra7xx_l4_per2_hwmod,
3828 .slave = &dra7xx_dcan2_hwmod,
3829 .clk = "l3_iclk_div",
3830 .user = OCP_USER_MPU | OCP_USER_SDMA,
3831 };
3833 static struct omap_hwmod_addr_space dra7xx_dma_system_addrs[] = {
3834 {
3835 .pa_start = 0x4a056000,
3836 .pa_end = 0x4a056fff,
3837 .flags = ADDR_TYPE_RT
3838 },
3839 { }
3840 };
3842 /* l4_cfg -> dma_system */
3843 static struct omap_hwmod_ocp_if dra7xx_l4_cfg__dma_system = {
3844 .master = &dra7xx_l4_cfg_hwmod,
3845 .slave = &dra7xx_dma_system_hwmod,
3846 .clk = "l3_iclk_div",
3847 .addr = dra7xx_dma_system_addrs,
3848 .user = OCP_USER_MPU | OCP_USER_SDMA,
3849 };
3851 static struct omap_hwmod_addr_space dra7xx_dss_addrs[] = {
3852 {
3853 .name = "family",
3854 .pa_start = 0x58000000,
3855 .pa_end = 0x5800007f,
3856 .flags = ADDR_TYPE_RT
3857 },
3858 {
3859 .name = "pllctrl1",
3860 .pa_start = 0x58004000,
3861 .pa_end = 0x5800433f,
3862 },
3863 {
3864 .name = "pllctrl2",
3865 .pa_start = 0x58005000,
3866 .pa_end = 0x5800533f,
3867 },
3868 };
3870 /* l3_main_1 -> dss */
3871 static struct omap_hwmod_ocp_if dra7xx_l3_main_1__dss = {
3872 .master = &dra7xx_l3_main_1_hwmod,
3873 .slave = &dra7xx_dss_hwmod,
3874 .clk = "l3_iclk_div",
3875 .addr = dra7xx_dss_addrs,
3876 .user = OCP_USER_MPU | OCP_USER_SDMA,
3877 };
3879 static struct omap_hwmod_addr_space dra7xx_dss_dispc_addrs[] = {
3880 {
3881 .name = "dispc",
3882 .pa_start = 0x58001000,
3883 .pa_end = 0x58001fff,
3884 .flags = ADDR_TYPE_RT
3885 },
3886 };
3888 /* l3_main_1 -> dispc */
3889 static struct omap_hwmod_ocp_if dra7xx_l3_main_1__dispc = {
3890 .master = &dra7xx_l3_main_1_hwmod,
3891 .slave = &dra7xx_dss_dispc_hwmod,
3892 .clk = "l3_iclk_div",
3893 .addr = dra7xx_dss_dispc_addrs,
3894 .user = OCP_USER_MPU | OCP_USER_SDMA,
3895 };
3897 static struct omap_hwmod_addr_space dra7xx_dss_hdmi_addrs[] = {
3898 {
3899 .name = "hdmi_wp",
3900 .pa_start = 0x58040000,
3901 .pa_end = 0x580400ff,
3902 .flags = ADDR_TYPE_RT
3903 },
3904 {
3905 .name = "pllctrl",
3906 .pa_start = 0x58040200,
3907 .pa_end = 0x5804023f,
3908 },
3909 {
3910 .name = "hdmitxphy",
3911 .pa_start = 0x58040300,
3912 .pa_end = 0x5804033f,
3913 },
3914 {
3915 .name = "hdmi_core",
3916 .pa_start = 0x58060000,
3917 .pa_end = 0x58078fff,
3918 },
3919 {
3920 .name = "deshdcp",
3921 .pa_start = 0x58007000,
3922 .pa_end = 0x5800707f,
3923 },
3924 { }
3925 };
3927 /* l3_main_1 -> dispc */
3928 static struct omap_hwmod_ocp_if dra7xx_l3_main_1__hdmi = {
3929 .master = &dra7xx_l3_main_1_hwmod,
3930 .slave = &dra7xx_dss_hdmi_hwmod,
3931 .clk = "l3_iclk_div",
3932 .addr = dra7xx_dss_hdmi_addrs,
3933 .user = OCP_USER_MPU | OCP_USER_SDMA,
3934 };
3936 static struct omap_hwmod_addr_space dra7xx_elm_addrs[] = {
3937 {
3938 .pa_start = 0x48078000,
3939 .pa_end = 0x48078fff,
3940 .flags = ADDR_TYPE_RT
3941 },
3942 { }
3943 };
3945 /* l4_per1 -> elm */
3946 static struct omap_hwmod_ocp_if dra7xx_l4_per1__elm = {
3947 .master = &dra7xx_l4_per1_hwmod,
3948 .slave = &dra7xx_elm_hwmod,
3949 .clk = "l3_iclk_div",
3950 .addr = dra7xx_elm_addrs,
3951 .user = OCP_USER_MPU | OCP_USER_SDMA,
3952 };
3954 /* emif_ocp_fw -> emif1 */
3955 static struct omap_hwmod_ocp_if dra7xx_emif_ocp_fw__emif1 = {
3956 .master = &dra7xx_emif_ocp_fw_hwmod,
3957 .slave = &dra7xx_emif1_hwmod,
3958 .clk = "dpll_ddr_h11x2_ck",
3959 .user = OCP_USER_MPU | OCP_USER_SDMA,
3960 };
3962 static struct omap_hwmod_addr_space dra7xx_emif1_addrs[] = {
3963 {
3964 .pa_start = 0x4c000000,
3965 .pa_end = 0x4c0003ff,
3966 .flags = ADDR_TYPE_RT
3967 },
3968 { }
3969 };
3971 /* mpu -> emif1 */
3972 static struct omap_hwmod_ocp_if dra7xx_mpu__emif1 = {
3973 .master = &dra7xx_mpu_hwmod,
3974 .slave = &dra7xx_emif1_hwmod,
3975 .clk = "dpll_ddr_h11x2_ck",
3976 .addr = dra7xx_emif1_addrs,
3977 .user = OCP_USER_MPU,
3978 };
3980 /* emif_ocp_fw -> emif2 */
3981 static struct omap_hwmod_ocp_if dra7xx_emif_ocp_fw__emif2 = {
3982 .master = &dra7xx_emif_ocp_fw_hwmod,
3983 .slave = &dra7xx_emif2_hwmod,
3984 .clk = "dpll_ddr_h11x2_ck",
3985 .user = OCP_USER_MPU | OCP_USER_SDMA,
3986 };
3988 static struct omap_hwmod_addr_space dra7xx_emif2_addrs[] = {
3989 {
3990 .pa_start = 0x4d000000,
3991 .pa_end = 0x4d0003ff,
3992 .flags = ADDR_TYPE_RT
3993 },
3994 { }
3995 };
3997 /* mpu -> emif2 */
3998 static struct omap_hwmod_ocp_if dra7xx_mpu__emif2 = {
3999 .master = &dra7xx_mpu_hwmod,
4000 .slave = &dra7xx_emif2_hwmod,
4001 .clk = "dpll_ddr_h11x2_ck",
4002 .addr = dra7xx_emif2_addrs,
4003 .user = OCP_USER_MPU,
4004 };
4006 static struct omap_hwmod_addr_space dra7xx_gpio1_addrs[] = {
4007 {
4008 .pa_start = 0x4ae10000,
4009 .pa_end = 0x4ae101ff,
4010 .flags = ADDR_TYPE_RT
4011 },
4012 { }
4013 };
4015 /* l4_wkup -> gpio1 */
4016 static struct omap_hwmod_ocp_if dra7xx_l4_wkup__gpio1 = {
4017 .master = &dra7xx_l4_wkup_hwmod,
4018 .slave = &dra7xx_gpio1_hwmod,
4019 .clk = "wkupaon_iclk_mux",
4020 .addr = dra7xx_gpio1_addrs,
4021 .user = OCP_USER_MPU | OCP_USER_SDMA,
4022 };
4024 static struct omap_hwmod_addr_space dra7xx_gpio2_addrs[] = {
4025 {
4026 .pa_start = 0x48055000,
4027 .pa_end = 0x480551ff,
4028 .flags = ADDR_TYPE_RT
4029 },
4030 { }
4031 };
4033 /* l4_per1 -> gpio2 */
4034 static struct omap_hwmod_ocp_if dra7xx_l4_per1__gpio2 = {
4035 .master = &dra7xx_l4_per1_hwmod,
4036 .slave = &dra7xx_gpio2_hwmod,
4037 .clk = "l3_iclk_div",
4038 .addr = dra7xx_gpio2_addrs,
4039 .user = OCP_USER_MPU | OCP_USER_SDMA,
4040 };
4042 static struct omap_hwmod_addr_space dra7xx_gpio3_addrs[] = {
4043 {
4044 .pa_start = 0x48057000,
4045 .pa_end = 0x480571ff,
4046 .flags = ADDR_TYPE_RT
4047 },
4048 { }
4049 };
4051 /* l4_per1 -> gpio3 */
4052 static struct omap_hwmod_ocp_if dra7xx_l4_per1__gpio3 = {
4053 .master = &dra7xx_l4_per1_hwmod,
4054 .slave = &dra7xx_gpio3_hwmod,
4055 .clk = "l3_iclk_div",
4056 .addr = dra7xx_gpio3_addrs,
4057 .user = OCP_USER_MPU | OCP_USER_SDMA,
4058 };
4060 static struct omap_hwmod_addr_space dra7xx_gpio4_addrs[] = {
4061 {
4062 .pa_start = 0x48059000,
4063 .pa_end = 0x480591ff,
4064 .flags = ADDR_TYPE_RT
4065 },
4066 { }
4067 };
4069 /* l4_per1 -> gpio4 */
4070 static struct omap_hwmod_ocp_if dra7xx_l4_per1__gpio4 = {
4071 .master = &dra7xx_l4_per1_hwmod,
4072 .slave = &dra7xx_gpio4_hwmod,
4073 .clk = "l3_iclk_div",
4074 .addr = dra7xx_gpio4_addrs,
4075 .user = OCP_USER_MPU | OCP_USER_SDMA,
4076 };
4078 static struct omap_hwmod_addr_space dra7xx_gpio5_addrs[] = {
4079 {
4080 .pa_start = 0x4805b000,
4081 .pa_end = 0x4805b1ff,
4082 .flags = ADDR_TYPE_RT
4083 },
4084 { }
4085 };
4087 /* l4_per1 -> gpio5 */
4088 static struct omap_hwmod_ocp_if dra7xx_l4_per1__gpio5 = {
4089 .master = &dra7xx_l4_per1_hwmod,
4090 .slave = &dra7xx_gpio5_hwmod,
4091 .clk = "l3_iclk_div",
4092 .addr = dra7xx_gpio5_addrs,
4093 .user = OCP_USER_MPU | OCP_USER_SDMA,
4094 };
4096 static struct omap_hwmod_addr_space dra7xx_gpio6_addrs[] = {
4097 {
4098 .pa_start = 0x4805d000,
4099 .pa_end = 0x4805d1ff,
4100 .flags = ADDR_TYPE_RT
4101 },
4102 { }
4103 };
4105 /* l4_per1 -> gpio6 */
4106 static struct omap_hwmod_ocp_if dra7xx_l4_per1__gpio6 = {
4107 .master = &dra7xx_l4_per1_hwmod,
4108 .slave = &dra7xx_gpio6_hwmod,
4109 .clk = "l3_iclk_div",
4110 .addr = dra7xx_gpio6_addrs,
4111 .user = OCP_USER_MPU | OCP_USER_SDMA,
4112 };
4114 static struct omap_hwmod_addr_space dra7xx_gpio7_addrs[] = {
4115 {
4116 .pa_start = 0x48051000,
4117 .pa_end = 0x480511ff,
4118 .flags = ADDR_TYPE_RT
4119 },
4120 { }
4121 };
4123 /* l4_per1 -> gpio7 */
4124 static struct omap_hwmod_ocp_if dra7xx_l4_per1__gpio7 = {
4125 .master = &dra7xx_l4_per1_hwmod,
4126 .slave = &dra7xx_gpio7_hwmod,
4127 .clk = "l3_iclk_div",
4128 .addr = dra7xx_gpio7_addrs,
4129 .user = OCP_USER_MPU | OCP_USER_SDMA,
4130 };
4132 static struct omap_hwmod_addr_space dra7xx_gpio8_addrs[] = {
4133 {
4134 .pa_start = 0x48053000,
4135 .pa_end = 0x480531ff,
4136 .flags = ADDR_TYPE_RT
4137 },
4138 { }
4139 };
4141 /* l4_per1 -> gpio8 */
4142 static struct omap_hwmod_ocp_if dra7xx_l4_per1__gpio8 = {
4143 .master = &dra7xx_l4_per1_hwmod,
4144 .slave = &dra7xx_gpio8_hwmod,
4145 .clk = "l3_iclk_div",
4146 .addr = dra7xx_gpio8_addrs,
4147 .user = OCP_USER_MPU | OCP_USER_SDMA,
4148 };
4150 static struct omap_hwmod_addr_space dra7xx_gpmc_addrs[] = {
4151 {
4152 .pa_start = 0x50000000,
4153 .pa_end = 0x500003ff,
4154 .flags = ADDR_TYPE_RT
4155 },
4156 { }
4157 };
4159 /* l3_main_1 -> gpmc */
4160 static struct omap_hwmod_ocp_if dra7xx_l3_main_1__gpmc = {
4161 .master = &dra7xx_l3_main_1_hwmod,
4162 .slave = &dra7xx_gpmc_hwmod,
4163 .clk = "l3_iclk_div",
4164 .addr = dra7xx_gpmc_addrs,
4165 .user = OCP_USER_MPU | OCP_USER_SDMA,
4166 };
4168 static struct omap_hwmod_addr_space dra7xx_hdq1w_addrs[] = {
4169 {
4170 .pa_start = 0x480b2000,
4171 .pa_end = 0x480b201f,
4172 .flags = ADDR_TYPE_RT
4173 },
4174 { }
4175 };
4177 /* l4_per1 -> hdq1w */
4178 static struct omap_hwmod_ocp_if dra7xx_l4_per1__hdq1w = {
4179 .master = &dra7xx_l4_per1_hwmod,
4180 .slave = &dra7xx_hdq1w_hwmod,
4181 .clk = "l3_iclk_div",
4182 .addr = dra7xx_hdq1w_addrs,
4183 .user = OCP_USER_MPU | OCP_USER_SDMA,
4184 };
4186 static struct omap_hwmod_addr_space dra7xx_i2c1_addrs[] = {
4187 {
4188 .pa_start = 0x48070000,
4189 .pa_end = 0x480700ff,
4190 .flags = ADDR_TYPE_RT
4191 },
4192 { }
4193 };
4195 /* l4_per1 -> i2c1 */
4196 static struct omap_hwmod_ocp_if dra7xx_l4_per1__i2c1 = {
4197 .master = &dra7xx_l4_per1_hwmod,
4198 .slave = &dra7xx_i2c1_hwmod,
4199 .clk = "l3_iclk_div",
4200 .addr = dra7xx_i2c1_addrs,
4201 .user = OCP_USER_MPU | OCP_USER_SDMA,
4202 };
4204 static struct omap_hwmod_addr_space dra7xx_i2c2_addrs[] = {
4205 {
4206 .pa_start = 0x48072000,
4207 .pa_end = 0x480720ff,
4208 .flags = ADDR_TYPE_RT
4209 },
4210 { }
4211 };
4213 /* l4_per1 -> i2c2 */
4214 static struct omap_hwmod_ocp_if dra7xx_l4_per1__i2c2 = {
4215 .master = &dra7xx_l4_per1_hwmod,
4216 .slave = &dra7xx_i2c2_hwmod,
4217 .clk = "l3_iclk_div",
4218 .addr = dra7xx_i2c2_addrs,
4219 .user = OCP_USER_MPU | OCP_USER_SDMA,
4220 };
4222 static struct omap_hwmod_addr_space dra7xx_i2c3_addrs[] = {
4223 {
4224 .pa_start = 0x48060000,
4225 .pa_end = 0x480600ff,
4226 .flags = ADDR_TYPE_RT
4227 },
4228 { }
4229 };
4231 /* l4_per1 -> i2c3 */
4232 static struct omap_hwmod_ocp_if dra7xx_l4_per1__i2c3 = {
4233 .master = &dra7xx_l4_per1_hwmod,
4234 .slave = &dra7xx_i2c3_hwmod,
4235 .clk = "l3_iclk_div",
4236 .addr = dra7xx_i2c3_addrs,
4237 .user = OCP_USER_MPU | OCP_USER_SDMA,
4238 };
4240 static struct omap_hwmod_addr_space dra7xx_i2c4_addrs[] = {
4241 {
4242 .pa_start = 0x4807a000,
4243 .pa_end = 0x4807a0ff,
4244 .flags = ADDR_TYPE_RT
4245 },
4246 { }
4247 };
4249 /* l4_per1 -> i2c4 */
4250 static struct omap_hwmod_ocp_if dra7xx_l4_per1__i2c4 = {
4251 .master = &dra7xx_l4_per1_hwmod,
4252 .slave = &dra7xx_i2c4_hwmod,
4253 .clk = "l3_iclk_div",
4254 .addr = dra7xx_i2c4_addrs,
4255 .user = OCP_USER_MPU | OCP_USER_SDMA,
4256 };
4258 static struct omap_hwmod_addr_space dra7xx_i2c5_addrs[] = {
4259 {
4260 .pa_start = 0x4807c000,
4261 .pa_end = 0x4807c0ff,
4262 .flags = ADDR_TYPE_RT
4263 },
4264 { }
4265 };
4267 /* l4_per1 -> i2c5 */
4268 static struct omap_hwmod_ocp_if dra7xx_l4_per1__i2c5 = {
4269 .master = &dra7xx_l4_per1_hwmod,
4270 .slave = &dra7xx_i2c5_hwmod,
4271 .clk = "l3_iclk_div",
4272 .addr = dra7xx_i2c5_addrs,
4273 .user = OCP_USER_MPU | OCP_USER_SDMA,
4274 };
4276 static struct omap_hwmod_addr_space dra7xx_mailbox1_addrs[] = {
4277 {
4278 .pa_start = 0x4a0f4000,
4279 .pa_end = 0x4a0f41ff,
4280 .flags = ADDR_TYPE_RT
4281 },
4282 { }
4283 };
4285 /* l4_cfg -> mailbox1 */
4286 static struct omap_hwmod_ocp_if dra7xx_l4_cfg__mailbox1 = {
4287 .master = &dra7xx_l4_cfg_hwmod,
4288 .slave = &dra7xx_mailbox1_hwmod,
4289 .clk = "l3_iclk_div",
4290 .addr = dra7xx_mailbox1_addrs,
4291 .user = OCP_USER_MPU | OCP_USER_SDMA,
4292 };
4294 static struct omap_hwmod_addr_space dra7xx_mailbox2_addrs[] = {
4295 {
4296 .pa_start = 0x4883a000,
4297 .pa_end = 0x4883a1ff,
4298 .flags = ADDR_TYPE_RT
4299 },
4300 { }
4301 };
4303 /* l4_per3 -> mailbox2 */
4304 static struct omap_hwmod_ocp_if dra7xx_l4_per3__mailbox2 = {
4305 .master = &dra7xx_l4_per3_hwmod,
4306 .slave = &dra7xx_mailbox2_hwmod,
4307 .clk = "l3_iclk_div",
4308 .addr = dra7xx_mailbox2_addrs,
4309 .user = OCP_USER_MPU | OCP_USER_SDMA,
4310 };
4312 static struct omap_hwmod_addr_space dra7xx_mailbox3_addrs[] = {
4313 {
4314 .pa_start = 0x4883c000,
4315 .pa_end = 0x4883c1ff,
4316 .flags = ADDR_TYPE_RT
4317 },
4318 { }
4319 };
4321 /* l4_per3 -> mailbox3 */
4322 static struct omap_hwmod_ocp_if dra7xx_l4_per3__mailbox3 = {
4323 .master = &dra7xx_l4_per3_hwmod,
4324 .slave = &dra7xx_mailbox3_hwmod,
4325 .clk = "l3_iclk_div",
4326 .addr = dra7xx_mailbox3_addrs,
4327 .user = OCP_USER_MPU | OCP_USER_SDMA,
4328 };
4330 static struct omap_hwmod_addr_space dra7xx_mailbox4_addrs[] = {
4331 {
4332 .pa_start = 0x4883e000,
4333 .pa_end = 0x4883e1ff,
4334 .flags = ADDR_TYPE_RT
4335 },
4336 { }
4337 };
4339 /* l4_per3 -> mailbox4 */
4340 static struct omap_hwmod_ocp_if dra7xx_l4_per3__mailbox4 = {
4341 .master = &dra7xx_l4_per3_hwmod,
4342 .slave = &dra7xx_mailbox4_hwmod,
4343 .clk = "l3_iclk_div",
4344 .addr = dra7xx_mailbox4_addrs,
4345 .user = OCP_USER_MPU | OCP_USER_SDMA,
4346 };
4348 static struct omap_hwmod_addr_space dra7xx_mailbox5_addrs[] = {
4349 {
4350 .pa_start = 0x48840000,
4351 .pa_end = 0x488401ff,
4352 .flags = ADDR_TYPE_RT
4353 },
4354 { }
4355 };
4357 /* l4_per3 -> mailbox5 */
4358 static struct omap_hwmod_ocp_if dra7xx_l4_per3__mailbox5 = {
4359 .master = &dra7xx_l4_per3_hwmod,
4360 .slave = &dra7xx_mailbox5_hwmod,
4361 .clk = "l3_iclk_div",
4362 .addr = dra7xx_mailbox5_addrs,
4363 .user = OCP_USER_MPU | OCP_USER_SDMA,
4364 };
4366 static struct omap_hwmod_addr_space dra7xx_mailbox6_addrs[] = {
4367 {
4368 .pa_start = 0x48842000,
4369 .pa_end = 0x488421ff,
4370 .flags = ADDR_TYPE_RT
4371 },
4372 { }
4373 };
4375 /* l4_per3 -> mailbox6 */
4376 static struct omap_hwmod_ocp_if dra7xx_l4_per3__mailbox6 = {
4377 .master = &dra7xx_l4_per3_hwmod,
4378 .slave = &dra7xx_mailbox6_hwmod,
4379 .clk = "l3_iclk_div",
4380 .addr = dra7xx_mailbox6_addrs,
4381 .user = OCP_USER_MPU | OCP_USER_SDMA,
4382 };
4384 static struct omap_hwmod_addr_space dra7xx_mailbox7_addrs[] = {
4385 {
4386 .pa_start = 0x48844000,
4387 .pa_end = 0x488441ff,
4388 .flags = ADDR_TYPE_RT
4389 },
4390 { }
4391 };
4393 /* l4_per3 -> mailbox7 */
4394 static struct omap_hwmod_ocp_if dra7xx_l4_per3__mailbox7 = {
4395 .master = &dra7xx_l4_per3_hwmod,
4396 .slave = &dra7xx_mailbox7_hwmod,
4397 .clk = "l3_iclk_div",
4398 .addr = dra7xx_mailbox7_addrs,
4399 .user = OCP_USER_MPU | OCP_USER_SDMA,
4400 };
4402 static struct omap_hwmod_addr_space dra7xx_mailbox8_addrs[] = {
4403 {
4404 .pa_start = 0x48846000,
4405 .pa_end = 0x488461ff,
4406 .flags = ADDR_TYPE_RT
4407 },
4408 { }
4409 };
4411 /* l4_per3 -> mailbox8 */
4412 static struct omap_hwmod_ocp_if dra7xx_l4_per3__mailbox8 = {
4413 .master = &dra7xx_l4_per3_hwmod,
4414 .slave = &dra7xx_mailbox8_hwmod,
4415 .clk = "l3_iclk_div",
4416 .addr = dra7xx_mailbox8_addrs,
4417 .user = OCP_USER_MPU | OCP_USER_SDMA,
4418 };
4420 static struct omap_hwmod_addr_space dra7xx_mailbox9_addrs[] = {
4421 {
4422 .pa_start = 0x4885e000,
4423 .pa_end = 0x4885e1ff,
4424 .flags = ADDR_TYPE_RT
4425 },
4426 { }
4427 };
4429 /* l4_per3 -> mailbox9 */
4430 static struct omap_hwmod_ocp_if dra7xx_l4_per3__mailbox9 = {
4431 .master = &dra7xx_l4_per3_hwmod,
4432 .slave = &dra7xx_mailbox9_hwmod,
4433 .clk = "l3_iclk_div",
4434 .addr = dra7xx_mailbox9_addrs,
4435 .user = OCP_USER_MPU | OCP_USER_SDMA,
4436 };
4438 static struct omap_hwmod_addr_space dra7xx_mailbox10_addrs[] = {
4439 {
4440 .pa_start = 0x48860000,
4441 .pa_end = 0x488601ff,
4442 .flags = ADDR_TYPE_RT
4443 },
4444 { }
4445 };
4447 /* l4_per3 -> mailbox10 */
4448 static struct omap_hwmod_ocp_if dra7xx_l4_per3__mailbox10 = {
4449 .master = &dra7xx_l4_per3_hwmod,
4450 .slave = &dra7xx_mailbox10_hwmod,
4451 .clk = "l3_iclk_div",
4452 .addr = dra7xx_mailbox10_addrs,
4453 .user = OCP_USER_MPU | OCP_USER_SDMA,
4454 };
4456 static struct omap_hwmod_addr_space dra7xx_mailbox11_addrs[] = {
4457 {
4458 .pa_start = 0x48862000,
4459 .pa_end = 0x488621ff,
4460 .flags = ADDR_TYPE_RT
4461 },
4462 { }
4463 };
4465 /* l4_per3 -> mailbox11 */
4466 static struct omap_hwmod_ocp_if dra7xx_l4_per3__mailbox11 = {
4467 .master = &dra7xx_l4_per3_hwmod,
4468 .slave = &dra7xx_mailbox11_hwmod,
4469 .clk = "l3_iclk_div",
4470 .addr = dra7xx_mailbox11_addrs,
4471 .user = OCP_USER_MPU | OCP_USER_SDMA,
4472 };
4474 static struct omap_hwmod_addr_space dra7xx_mailbox12_addrs[] = {
4475 {
4476 .pa_start = 0x48864000,
4477 .pa_end = 0x488641ff,
4478 .flags = ADDR_TYPE_RT
4479 },
4480 { }
4481 };
4483 /* l4_per3 -> mailbox12 */
4484 static struct omap_hwmod_ocp_if dra7xx_l4_per3__mailbox12 = {
4485 .master = &dra7xx_l4_per3_hwmod,
4486 .slave = &dra7xx_mailbox12_hwmod,
4487 .clk = "l3_iclk_div",
4488 .addr = dra7xx_mailbox12_addrs,
4489 .user = OCP_USER_MPU | OCP_USER_SDMA,
4490 };
4492 static struct omap_hwmod_addr_space dra7xx_mailbox13_addrs[] = {
4493 {
4494 .pa_start = 0x48802000,
4495 .pa_end = 0x488021ff,
4496 .flags = ADDR_TYPE_RT
4497 },
4498 { }
4499 };
4501 /* l4_per3 -> mailbox13 */
4502 static struct omap_hwmod_ocp_if dra7xx_l4_per3__mailbox13 = {
4503 .master = &dra7xx_l4_per3_hwmod,
4504 .slave = &dra7xx_mailbox13_hwmod,
4505 .clk = "l3_iclk_div",
4506 .addr = dra7xx_mailbox13_addrs,
4507 .user = OCP_USER_MPU | OCP_USER_SDMA,
4508 };
4510 /* l3_main_1 -> mcasp1 */
4511 static struct omap_hwmod_ocp_if dra7xx_l3_main_1__mcasp1 = {
4512 .master = &dra7xx_l3_main_1_hwmod,
4513 .slave = &dra7xx_mcasp1_hwmod,
4514 .clk = "l3_iclk_div",
4515 .user = OCP_USER_MPU | OCP_USER_SDMA,
4516 };
4518 static struct omap_hwmod_addr_space dra7xx_mcasp1_addrs[] = {
4519 {
4520 .pa_start = 0x48460000,
4521 .pa_end = 0x484603ff,
4522 .flags = ADDR_TYPE_RT
4523 },
4524 { }
4525 };
4527 /* l4_per2 -> mcasp1 */
4528 static struct omap_hwmod_ocp_if dra7xx_l4_per2__mcasp1 = {
4529 .master = &dra7xx_l4_per2_hwmod,
4530 .slave = &dra7xx_mcasp1_hwmod,
4531 .clk = "l3_iclk_div",
4532 .addr = dra7xx_mcasp1_addrs,
4533 .user = OCP_USER_MPU,
4534 };
4536 static struct omap_hwmod_addr_space dra7xx_mcasp2_addrs[] = {
4537 {
4538 .pa_start = 0x48464000,
4539 .pa_end = 0x484643ff,
4540 .flags = ADDR_TYPE_RT
4541 },
4542 { }
4543 };
4545 /* l3_main_1 -> mcasp2 */
4546 static struct omap_hwmod_ocp_if dra7xx_l3_main_1__mcasp2 = {
4547 .master = &dra7xx_l3_main_1_hwmod,
4548 .slave = &dra7xx_mcasp2_hwmod,
4549 .clk = "l3_iclk_div",
4550 .addr = dra7xx_mcasp2_addrs,
4551 .user = OCP_USER_MPU | OCP_USER_SDMA,
4552 };
4554 static struct omap_hwmod_addr_space dra7xx_mcasp3_addrs[] = {
4555 {
4556 .pa_start = 0x48468000,
4557 .pa_end = 0x484683ff,
4558 .flags = ADDR_TYPE_RT
4559 },
4560 { }
4561 };
4563 /* l3_main_1 -> mcasp3 */
4564 static struct omap_hwmod_ocp_if dra7xx_l3_main_1__mcasp3 = {
4565 .master = &dra7xx_l3_main_1_hwmod,
4566 .slave = &dra7xx_mcasp3_hwmod,
4567 .clk = "l3_iclk_div",
4568 .addr = dra7xx_mcasp3_addrs,
4569 .user = OCP_USER_MPU | OCP_USER_SDMA,
4570 };
4572 static struct omap_hwmod_addr_space dra7xx_mcasp4_addrs[] = {
4573 {
4574 .pa_start = 0x4846c000,
4575 .pa_end = 0x4846c3ff,
4576 .flags = ADDR_TYPE_RT
4577 },
4578 { }
4579 };
4581 /* l4_per2 -> mcasp4 */
4582 static struct omap_hwmod_ocp_if dra7xx_l4_per2__mcasp4 = {
4583 .master = &dra7xx_l4_per2_hwmod,
4584 .slave = &dra7xx_mcasp4_hwmod,
4585 .clk = "l3_iclk_div",
4586 .addr = dra7xx_mcasp4_addrs,
4587 .user = OCP_USER_MPU | OCP_USER_SDMA,
4588 };
4590 static struct omap_hwmod_addr_space dra7xx_mcasp5_addrs[] = {
4591 {
4592 .pa_start = 0x48470000,
4593 .pa_end = 0x484703ff,
4594 .flags = ADDR_TYPE_RT
4595 },
4596 { }
4597 };
4599 /* l4_per2 -> mcasp5 */
4600 static struct omap_hwmod_ocp_if dra7xx_l4_per2__mcasp5 = {
4601 .master = &dra7xx_l4_per2_hwmod,
4602 .slave = &dra7xx_mcasp5_hwmod,
4603 .clk = "l3_iclk_div",
4604 .addr = dra7xx_mcasp5_addrs,
4605 .user = OCP_USER_MPU | OCP_USER_SDMA,
4606 };
4608 static struct omap_hwmod_addr_space dra7xx_mcasp6_addrs[] = {
4609 {
4610 .pa_start = 0x48474000,
4611 .pa_end = 0x484743ff,
4612 .flags = ADDR_TYPE_RT
4613 },
4614 { }
4615 };
4617 /* l4_per2 -> mcasp6 */
4618 static struct omap_hwmod_ocp_if dra7xx_l4_per2__mcasp6 = {
4619 .master = &dra7xx_l4_per2_hwmod,
4620 .slave = &dra7xx_mcasp6_hwmod,
4621 .clk = "l3_iclk_div",
4622 .addr = dra7xx_mcasp6_addrs,
4623 .user = OCP_USER_MPU | OCP_USER_SDMA,
4624 };
4626 static struct omap_hwmod_addr_space dra7xx_mcasp7_addrs[] = {
4627 {
4628 .pa_start = 0x48478000,
4629 .pa_end = 0x484783ff,
4630 .flags = ADDR_TYPE_RT
4631 },
4632 { }
4633 };
4635 /* l4_per2 -> mcasp7 */
4636 static struct omap_hwmod_ocp_if dra7xx_l4_per2__mcasp7 = {
4637 .master = &dra7xx_l4_per2_hwmod,
4638 .slave = &dra7xx_mcasp7_hwmod,
4639 .clk = "l3_iclk_div",
4640 .addr = dra7xx_mcasp7_addrs,
4641 .user = OCP_USER_MPU | OCP_USER_SDMA,
4642 };
4644 static struct omap_hwmod_addr_space dra7xx_mcasp8_addrs[] = {
4645 {
4646 .pa_start = 0x4847c000,
4647 .pa_end = 0x4847c3ff,
4648 .flags = ADDR_TYPE_RT
4649 },
4650 { }
4651 };
4653 /* l4_per2 -> mcasp8 */
4654 static struct omap_hwmod_ocp_if dra7xx_l4_per2__mcasp8 = {
4655 .master = &dra7xx_l4_per2_hwmod,
4656 .slave = &dra7xx_mcasp8_hwmod,
4657 .clk = "l3_iclk_div",
4658 .addr = dra7xx_mcasp8_addrs,
4659 .user = OCP_USER_MPU | OCP_USER_SDMA,
4660 };
4662 static struct omap_hwmod_addr_space dra7xx_mcspi1_addrs[] = {
4663 {
4664 .pa_start = 0x48098000,
4665 .pa_end = 0x480981ff,
4666 .flags = ADDR_TYPE_RT
4667 },
4668 { }
4669 };
4671 /* l4_per1 -> mcspi1 */
4672 static struct omap_hwmod_ocp_if dra7xx_l4_per1__mcspi1 = {
4673 .master = &dra7xx_l4_per1_hwmod,
4674 .slave = &dra7xx_mcspi1_hwmod,
4675 .clk = "l3_iclk_div",
4676 .addr = dra7xx_mcspi1_addrs,
4677 .user = OCP_USER_MPU | OCP_USER_SDMA,
4678 };
4680 static struct omap_hwmod_addr_space dra7xx_mcspi2_addrs[] = {
4681 {
4682 .pa_start = 0x4809a000,
4683 .pa_end = 0x4809a1ff,
4684 .flags = ADDR_TYPE_RT
4685 },
4686 { }
4687 };
4689 /* l4_per1 -> mcspi2 */
4690 static struct omap_hwmod_ocp_if dra7xx_l4_per1__mcspi2 = {
4691 .master = &dra7xx_l4_per1_hwmod,
4692 .slave = &dra7xx_mcspi2_hwmod,
4693 .clk = "l3_iclk_div",
4694 .addr = dra7xx_mcspi2_addrs,
4695 .user = OCP_USER_MPU | OCP_USER_SDMA,
4696 };
4698 static struct omap_hwmod_addr_space dra7xx_mcspi3_addrs[] = {
4699 {
4700 .pa_start = 0x480b8000,
4701 .pa_end = 0x480b81ff,
4702 .flags = ADDR_TYPE_RT
4703 },
4704 { }
4705 };
4707 /* l4_per1 -> mcspi3 */
4708 static struct omap_hwmod_ocp_if dra7xx_l4_per1__mcspi3 = {
4709 .master = &dra7xx_l4_per1_hwmod,
4710 .slave = &dra7xx_mcspi3_hwmod,
4711 .clk = "l3_iclk_div",
4712 .addr = dra7xx_mcspi3_addrs,
4713 .user = OCP_USER_MPU | OCP_USER_SDMA,
4714 };
4716 static struct omap_hwmod_addr_space dra7xx_mcspi4_addrs[] = {
4717 {
4718 .pa_start = 0x480ba000,
4719 .pa_end = 0x480ba1ff,
4720 .flags = ADDR_TYPE_RT
4721 },
4722 { }
4723 };
4725 /* l4_per1 -> mcspi4 */
4726 static struct omap_hwmod_ocp_if dra7xx_l4_per1__mcspi4 = {
4727 .master = &dra7xx_l4_per1_hwmod,
4728 .slave = &dra7xx_mcspi4_hwmod,
4729 .clk = "l3_iclk_div",
4730 .addr = dra7xx_mcspi4_addrs,
4731 .user = OCP_USER_MPU | OCP_USER_SDMA,
4732 };
4734 static struct omap_hwmod_addr_space dra7xx_mmc1_addrs[] = {
4735 {
4736 .pa_start = 0x4809c000,
4737 .pa_end = 0x4809c3ff,
4738 .flags = ADDR_TYPE_RT
4739 },
4740 { }
4741 };
4743 /* l4_per1 -> mmc1 */
4744 static struct omap_hwmod_ocp_if dra7xx_l4_per1__mmc1 = {
4745 .master = &dra7xx_l4_per1_hwmod,
4746 .slave = &dra7xx_mmc1_hwmod,
4747 .clk = "l3_iclk_div",
4748 .addr = dra7xx_mmc1_addrs,
4749 .user = OCP_USER_MPU | OCP_USER_SDMA,
4750 };
4752 static struct omap_hwmod_addr_space dra7xx_mmc2_addrs[] = {
4753 {
4754 .pa_start = 0x480b4000,
4755 .pa_end = 0x480b43ff,
4756 .flags = ADDR_TYPE_RT
4757 },
4758 { }
4759 };
4761 /* l4_per1 -> mmc2 */
4762 static struct omap_hwmod_ocp_if dra7xx_l4_per1__mmc2 = {
4763 .master = &dra7xx_l4_per1_hwmod,
4764 .slave = &dra7xx_mmc2_hwmod,
4765 .clk = "l3_iclk_div",
4766 .addr = dra7xx_mmc2_addrs,
4767 .user = OCP_USER_MPU | OCP_USER_SDMA,
4768 };
4770 static struct omap_hwmod_addr_space dra7xx_mmc3_addrs[] = {
4771 {
4772 .pa_start = 0x480ad000,
4773 .pa_end = 0x480ad3ff,
4774 .flags = ADDR_TYPE_RT
4775 },
4776 { }
4777 };
4779 /* l4_per1 -> mmc3 */
4780 static struct omap_hwmod_ocp_if dra7xx_l4_per1__mmc3 = {
4781 .master = &dra7xx_l4_per1_hwmod,
4782 .slave = &dra7xx_mmc3_hwmod,
4783 .clk = "l3_iclk_div",
4784 .addr = dra7xx_mmc3_addrs,
4785 .user = OCP_USER_MPU | OCP_USER_SDMA,
4786 };
4788 static struct omap_hwmod_addr_space dra7xx_mmc4_addrs[] = {
4789 {
4790 .pa_start = 0x480d1000,
4791 .pa_end = 0x480d13ff,
4792 .flags = ADDR_TYPE_RT
4793 },
4794 { }
4795 };
4797 /* l4_per1 -> mmc4 */
4798 static struct omap_hwmod_ocp_if dra7xx_l4_per1__mmc4 = {
4799 .master = &dra7xx_l4_per1_hwmod,
4800 .slave = &dra7xx_mmc4_hwmod,
4801 .clk = "l3_iclk_div",
4802 .addr = dra7xx_mmc4_addrs,
4803 .user = OCP_USER_MPU | OCP_USER_SDMA,
4804 };
4806 static struct omap_hwmod_addr_space dra7xx_mpu_addrs[] = {
4807 {
4808 .pa_start = 0x47000000,
4809 .pa_end = 0x482af27f,
4810 },
4811 { }
4812 };
4814 /* l4_cfg -> mpu */
4815 static struct omap_hwmod_ocp_if dra7xx_l4_cfg__mpu = {
4816 .master = &dra7xx_l4_cfg_hwmod,
4817 .slave = &dra7xx_mpu_hwmod,
4818 .clk = "l3_iclk_div",
4819 .addr = dra7xx_mpu_addrs,
4820 .user = OCP_USER_MPU | OCP_USER_SDMA,
4821 };
4823 /* l4_per3 -> ocmc_ram1 */
4824 static struct omap_hwmod_ocp_if dra7xx_l4_per3__ocmc_ram1 = {
4825 .master = &dra7xx_l4_per3_hwmod,
4826 .slave = &dra7xx_ocmc_ram1_hwmod,
4827 .clk = "l3_iclk_div",
4828 .user = OCP_USER_MPU | OCP_USER_SDMA,
4829 };
4831 /* l4_per3 -> ocmc_ram2 */
4832 static struct omap_hwmod_ocp_if dra7xx_l4_per3__ocmc_ram2 = {
4833 .master = &dra7xx_l4_per3_hwmod,
4834 .slave = &dra7xx_ocmc_ram2_hwmod,
4835 .clk = "l3_iclk_div",
4836 .user = OCP_USER_MPU | OCP_USER_SDMA,
4837 };
4839 /* l4_per3 -> ocmc_ram3 */
4840 static struct omap_hwmod_ocp_if dra7xx_l4_per3__ocmc_ram3 = {
4841 .master = &dra7xx_l4_per3_hwmod,
4842 .slave = &dra7xx_ocmc_ram3_hwmod,
4843 .clk = "l3_iclk_div",
4844 .user = OCP_USER_MPU | OCP_USER_SDMA,
4845 };
4847 /* l3_main_1 -> ocmc_rom */
4848 static struct omap_hwmod_ocp_if dra7xx_l3_main_1__ocmc_rom = {
4849 .master = &dra7xx_l3_main_1_hwmod,
4850 .slave = &dra7xx_ocmc_rom_hwmod,
4851 .clk = "l3_iclk_div",
4852 .user = OCP_USER_MPU | OCP_USER_SDMA,
4853 };
4855 static struct omap_hwmod_addr_space dra7xx_ocp2scp1_addrs[] = {
4856 {
4857 .pa_start = 0x4a080000,
4858 .pa_end = 0x4a08001f,
4859 .flags = ADDR_TYPE_RT
4860 },
4861 { }
4862 };
4864 /* l4_cfg -> ocp2scp1 */
4865 static struct omap_hwmod_ocp_if dra7xx_l4_cfg__ocp2scp1 = {
4866 .master = &dra7xx_l4_cfg_hwmod,
4867 .slave = &dra7xx_ocp2scp1_hwmod,
4868 .clk = "l4_root_clk_div",
4869 .addr = dra7xx_ocp2scp1_addrs,
4870 .user = OCP_USER_MPU | OCP_USER_SDMA,
4871 };
4873 static struct omap_hwmod_addr_space dra7xx_pruss1_addrs[] = {
4874 {
4875 .name = "u_intc",
4876 .pa_start = 0x4b220000,
4877 .pa_end = 0x4b221fff,
4878 },
4879 {
4880 .name = "u_pru0_ctrl",
4881 .pa_start = 0x4b222000,
4882 .pa_end = 0x4b22203f,
4883 },
4884 {
4885 .name = "u_pru0_debug",
4886 .pa_start = 0x4b222400,
4887 .pa_end = 0x4b2224ff,
4888 },
4889 {
4890 .name = "u_pru1_ctrl",
4891 .pa_start = 0x4b224000,
4892 .pa_end = 0x4b22403f,
4893 },
4894 {
4895 .name = "u_pru1_debug",
4896 .pa_start = 0x4b224400,
4897 .pa_end = 0x4b2244ff,
4898 },
4899 {
4900 .name = "u_cfg",
4901 .pa_start = 0x4b226000,
4902 .pa_end = 0x4b22607f,
4903 },
4904 {
4905 .name = "u_uart",
4906 .pa_start = 0x4b228000,
4907 .pa_end = 0x4b22803f,
4908 },
4909 {
4910 .name = "u_iep",
4911 .pa_start = 0x4b22e000,
4912 .pa_end = 0x4b22e3ff,
4913 },
4914 {
4915 .name = "u_ecap",
4916 .pa_start = 0x4b230000,
4917 .pa_end = 0x4b23007f,
4918 },
4919 {
4920 .name = "u_mii_rt_cfg",
4921 .pa_start = 0x4b232000,
4922 .pa_end = 0x4b23207f,
4923 },
4924 {
4925 .name = "u_mii_mdio",
4926 .pa_start = 0x4b232400,
4927 .pa_end = 0x4b2324ff,
4928 },
4929 { }
4930 };
4932 /* l3_main_1 -> pruss1 */
4933 static struct omap_hwmod_ocp_if dra7xx_l3_main_1__pruss1 = {
4934 .master = &dra7xx_l3_main_1_hwmod,
4935 .slave = &dra7xx_pruss1_hwmod,
4936 .clk = "dpll_gmac_h13x2_ck",
4937 .addr = dra7xx_pruss1_addrs,
4938 .user = OCP_USER_MPU | OCP_USER_SDMA,
4939 };
4941 static struct omap_hwmod_addr_space dra7xx_pruss2_addrs[] = {
4942 {
4943 .name = "u_intc",
4944 .pa_start = 0x4b2a0000,
4945 .pa_end = 0x4b2a1fff,
4946 },
4947 {
4948 .name = "u_pru0_ctrl",
4949 .pa_start = 0x4b2a2000,
4950 .pa_end = 0x4b2a203f,
4951 },
4952 {
4953 .name = "u_pru0_debug",
4954 .pa_start = 0x4b2a2400,
4955 .pa_end = 0x4b2a24ff,
4956 },
4957 {
4958 .name = "u_pru1_ctrl",
4959 .pa_start = 0x4b2a4000,
4960 .pa_end = 0x4b2a403f,
4961 },
4962 {
4963 .name = "u_pru1_debug",
4964 .pa_start = 0x4b2a4400,
4965 .pa_end = 0x4b2a44ff,
4966 },
4967 {
4968 .name = "u_cfg",
4969 .pa_start = 0x4b2a6000,
4970 .pa_end = 0x4b2a607f,
4971 },
4972 {
4973 .name = "u_uart",
4974 .pa_start = 0x4b2a8000,
4975 .pa_end = 0x4b2a803f,
4976 },
4977 {
4978 .name = "u_iep",
4979 .pa_start = 0x4b2ae000,
4980 .pa_end = 0x4b2ae3ff,
4981 },
4982 {
4983 .name = "u_ecap",
4984 .pa_start = 0x4b2b0000,
4985 .pa_end = 0x4b2b007f,
4986 },
4987 {
4988 .name = "u_mii_rt_cfg",
4989 .pa_start = 0x4b2b2000,
4990 .pa_end = 0x4b2b207f,
4991 },
4992 {
4993 .name = "u_mii_mdio",
4994 .pa_start = 0x4b2b2400,
4995 .pa_end = 0x4b2b24ff,
4996 },
4997 { }
4998 };
5000 /* l3_main_1 -> pruss2 */
5001 static struct omap_hwmod_ocp_if dra7xx_l3_main_1__pruss2 = {
5002 .master = &dra7xx_l3_main_1_hwmod,
5003 .slave = &dra7xx_pruss2_hwmod,
5004 .clk = "dpll_gmac_h13x2_ck",
5005 .addr = dra7xx_pruss2_addrs,
5006 .user = OCP_USER_MPU | OCP_USER_SDMA,
5007 };
5009 /* l4_per2 -> pwmss1 */
5010 static struct omap_hwmod_ocp_if dra7xx_l4_per2__pwmss1 = {
5011 .master = &dra7xx_l4_per2_hwmod,
5012 .slave = &dra7xx_pwmss1_hwmod,
5013 .clk = "l3_iclk_div",
5014 .user = OCP_USER_MPU | OCP_USER_SDMA,
5015 };
5017 /* l4_per2 -> pwmss2 */
5018 static struct omap_hwmod_ocp_if dra7xx_l4_per2__pwmss2 = {
5019 .master = &dra7xx_l4_per2_hwmod,
5020 .slave = &dra7xx_pwmss2_hwmod,
5021 .clk = "l3_iclk_div",
5022 .user = OCP_USER_MPU | OCP_USER_SDMA,
5023 };
5025 /* l4_per2 -> pwmss3 */
5026 static struct omap_hwmod_ocp_if dra7xx_l4_per2__pwmss3 = {
5027 .master = &dra7xx_l4_per2_hwmod,
5028 .slave = &dra7xx_pwmss3_hwmod,
5029 .clk = "l3_iclk_div",
5030 .user = OCP_USER_MPU | OCP_USER_SDMA,
5031 };
5033 static struct omap_hwmod_addr_space dra7xx_qspi_addrs[] = {
5034 {
5035 .pa_start = 0x4b300000,
5036 .pa_end = 0x4b30007f,
5037 .flags = ADDR_TYPE_RT
5038 },
5039 { }
5040 };
5042 /* l3_main_1 -> qspi */
5043 static struct omap_hwmod_ocp_if dra7xx_l3_main_1__qspi = {
5044 .master = &dra7xx_l3_main_1_hwmod,
5045 .slave = &dra7xx_qspi_hwmod,
5046 .clk = "l3_iclk_div",
5047 .addr = dra7xx_qspi_addrs,
5048 .user = OCP_USER_MPU | OCP_USER_SDMA,
5049 };
5051 static struct omap_hwmod_addr_space dra7xx_rtcss_addrs[] = {
5052 {
5053 .pa_start = 0x48838000,
5054 .pa_end = 0x488380ff,
5055 .flags = ADDR_TYPE_RT
5056 },
5057 { }
5058 };
5060 /* l4_per3 -> rtcss */
5061 static struct omap_hwmod_ocp_if dra7xx_l4_per3__rtcss = {
5062 .master = &dra7xx_l4_per3_hwmod,
5063 .slave = &dra7xx_rtcss_hwmod,
5064 .clk = "l4_root_clk_div",
5065 .addr = dra7xx_rtcss_addrs,
5066 .user = OCP_USER_MPU | OCP_USER_SDMA,
5067 };
5069 static struct omap_hwmod_addr_space dra7xx_sata_addrs[] = {
5070 {
5071 .name = "ahci",
5072 .pa_start = 0x4a140000,
5073 .pa_end = 0x4a1401ff,
5074 },
5075 {
5076 .name = "sysc",
5077 .pa_start = 0x4a141100,
5078 .pa_end = 0x4a141107,
5079 .flags = ADDR_TYPE_RT
5080 },
5081 { }
5082 };
5084 /* l4_cfg -> sata */
5085 static struct omap_hwmod_ocp_if dra7xx_l4_cfg__sata = {
5086 .master = &dra7xx_l4_cfg_hwmod,
5087 .slave = &dra7xx_sata_hwmod,
5088 .clk = "l3_iclk_div",
5089 .addr = dra7xx_sata_addrs,
5090 .user = OCP_USER_MPU | OCP_USER_SDMA,
5091 };
5093 static struct omap_hwmod_addr_space dra7xx_smartreflex_core_addrs[] = {
5094 {
5095 .pa_start = 0x4a0dd000,
5096 .pa_end = 0x4a0dd07f,
5097 .flags = ADDR_TYPE_RT
5098 },
5099 { }
5100 };
5102 /* l4_cfg -> smartreflex_core */
5103 static struct omap_hwmod_ocp_if dra7xx_l4_cfg__smartreflex_core = {
5104 .master = &dra7xx_l4_cfg_hwmod,
5105 .slave = &dra7xx_smartreflex_core_hwmod,
5106 .clk = "l4_root_clk_div",
5107 .addr = dra7xx_smartreflex_core_addrs,
5108 .user = OCP_USER_MPU | OCP_USER_SDMA,
5109 };
5111 static struct omap_hwmod_addr_space dra7xx_smartreflex_dspeve_addrs[] = {
5112 {
5113 .pa_start = 0x4a183000,
5114 .pa_end = 0x4a18307f,
5115 .flags = ADDR_TYPE_RT
5116 },
5117 { }
5118 };
5120 /* l4_cfg -> smartreflex_dspeve */
5121 static struct omap_hwmod_ocp_if dra7xx_l4_cfg__smartreflex_dspeve = {
5122 .master = &dra7xx_l4_cfg_hwmod,
5123 .slave = &dra7xx_smartreflex_dspeve_hwmod,
5124 .clk = "l4_root_clk_div",
5125 .addr = dra7xx_smartreflex_dspeve_addrs,
5126 .user = OCP_USER_MPU | OCP_USER_SDMA,
5127 };
5129 static struct omap_hwmod_addr_space dra7xx_smartreflex_gpu_addrs[] = {
5130 {
5131 .pa_start = 0x4a185000,
5132 .pa_end = 0x4a18507f,
5133 .flags = ADDR_TYPE_RT
5134 },
5135 { }
5136 };
5138 /* l4_cfg -> smartreflex_gpu */
5139 static struct omap_hwmod_ocp_if dra7xx_l4_cfg__smartreflex_gpu = {
5140 .master = &dra7xx_l4_cfg_hwmod,
5141 .slave = &dra7xx_smartreflex_gpu_hwmod,
5142 .clk = "l4_root_clk_div",
5143 .addr = dra7xx_smartreflex_gpu_addrs,
5144 .user = OCP_USER_MPU | OCP_USER_SDMA,
5145 };
5147 static struct omap_hwmod_addr_space dra7xx_smartreflex_mpu_addrs[] = {
5148 {
5149 .pa_start = 0x4a0d9000,
5150 .pa_end = 0x4a0d907f,
5151 .flags = ADDR_TYPE_RT
5152 },
5153 { }
5154 };
5156 /* l4_cfg -> smartreflex_mpu */
5157 static struct omap_hwmod_ocp_if dra7xx_l4_cfg__smartreflex_mpu = {
5158 .master = &dra7xx_l4_cfg_hwmod,
5159 .slave = &dra7xx_smartreflex_mpu_hwmod,
5160 .clk = "l4_root_clk_div",
5161 .addr = dra7xx_smartreflex_mpu_addrs,
5162 .user = OCP_USER_MPU | OCP_USER_SDMA,
5163 };
5165 /* l4_per3 -> spare_cme */
5166 static struct omap_hwmod_ocp_if dra7xx_l4_per3__spare_cme = {
5167 .master = &dra7xx_l4_per3_hwmod,
5168 .slave = &dra7xx_spare_cme_hwmod,
5169 .clk = "l4_root_clk_div",
5170 .user = OCP_USER_MPU | OCP_USER_SDMA,
5171 };
5173 /* l4_per3 -> spare_icm */
5174 static struct omap_hwmod_ocp_if dra7xx_l4_per3__spare_icm = {
5175 .master = &dra7xx_l4_per3_hwmod,
5176 .slave = &dra7xx_spare_icm_hwmod,
5177 .clk = "l4_root_clk_div",
5178 .user = OCP_USER_MPU | OCP_USER_SDMA,
5179 };
5181 /* l3_main_1 -> spare_iva2 */
5182 static struct omap_hwmod_ocp_if dra7xx_l3_main_1__spare_iva2 = {
5183 .master = &dra7xx_l3_main_1_hwmod,
5184 .slave = &dra7xx_spare_iva2_hwmod,
5185 .clk = "l3_iclk_div",
5186 .user = OCP_USER_MPU | OCP_USER_SDMA,
5187 };
5189 /* l4_wkup -> spare_safety1 */
5190 static struct omap_hwmod_ocp_if dra7xx_l4_wkup__spare_safety1 = {
5191 .master = &dra7xx_l4_wkup_hwmod,
5192 .slave = &dra7xx_spare_safety1_hwmod,
5193 .clk = "wkupaon_iclk_mux",
5194 .user = OCP_USER_MPU | OCP_USER_SDMA,
5195 };
5197 /* l4_wkup -> spare_safety2 */
5198 static struct omap_hwmod_ocp_if dra7xx_l4_wkup__spare_safety2 = {
5199 .master = &dra7xx_l4_wkup_hwmod,
5200 .slave = &dra7xx_spare_safety2_hwmod,
5201 .clk = "wkupaon_iclk_mux",
5202 .user = OCP_USER_MPU | OCP_USER_SDMA,
5203 };
5205 /* l4_wkup -> spare_safety3 */
5206 static struct omap_hwmod_ocp_if dra7xx_l4_wkup__spare_safety3 = {
5207 .master = &dra7xx_l4_wkup_hwmod,
5208 .slave = &dra7xx_spare_safety3_hwmod,
5209 .clk = "wkupaon_iclk_mux",
5210 .user = OCP_USER_MPU | OCP_USER_SDMA,
5211 };
5213 /* l4_wkup -> spare_safety4 */
5214 static struct omap_hwmod_ocp_if dra7xx_l4_wkup__spare_safety4 = {
5215 .master = &dra7xx_l4_wkup_hwmod,
5216 .slave = &dra7xx_spare_safety4_hwmod,
5217 .clk = "wkupaon_iclk_mux",
5218 .user = OCP_USER_MPU | OCP_USER_SDMA,
5219 };
5221 /* l4_wkup -> spare_unknown2 */
5222 static struct omap_hwmod_ocp_if dra7xx_l4_wkup__spare_unknown2 = {
5223 .master = &dra7xx_l4_wkup_hwmod,
5224 .slave = &dra7xx_spare_unknown2_hwmod,
5225 .clk = "wkupaon_iclk_mux",
5226 .user = OCP_USER_MPU | OCP_USER_SDMA,
5227 };
5229 /* l4_wkup -> spare_unknown3 */
5230 static struct omap_hwmod_ocp_if dra7xx_l4_wkup__spare_unknown3 = {
5231 .master = &dra7xx_l4_wkup_hwmod,
5232 .slave = &dra7xx_spare_unknown3_hwmod,
5233 .clk = "wkupaon_iclk_mux",
5234 .user = OCP_USER_MPU | OCP_USER_SDMA,
5235 };
5237 /* l4_per2 -> spare_unknown4 */
5238 static struct omap_hwmod_ocp_if dra7xx_l4_per2__spare_unknown4 = {
5239 .master = &dra7xx_l4_per2_hwmod,
5240 .slave = &dra7xx_spare_unknown4_hwmod,
5241 .clk = "l4_root_clk_div",
5242 .user = OCP_USER_MPU | OCP_USER_SDMA,
5243 };
5245 /* l4_per2 -> spare_unknown5 */
5246 static struct omap_hwmod_ocp_if dra7xx_l4_per2__spare_unknown5 = {
5247 .master = &dra7xx_l4_per2_hwmod,
5248 .slave = &dra7xx_spare_unknown5_hwmod,
5249 .clk = "l4_root_clk_div",
5250 .user = OCP_USER_MPU | OCP_USER_SDMA,
5251 };
5253 /* l4_per2 -> spare_unknown6 */
5254 static struct omap_hwmod_ocp_if dra7xx_l4_per2__spare_unknown6 = {
5255 .master = &dra7xx_l4_per2_hwmod,
5256 .slave = &dra7xx_spare_unknown6_hwmod,
5257 .clk = "l4_root_clk_div",
5258 .user = OCP_USER_MPU | OCP_USER_SDMA,
5259 };
5261 /* l4_per3 -> spare_videopll1 */
5262 static struct omap_hwmod_ocp_if dra7xx_l4_per3__spare_videopll1 = {
5263 .master = &dra7xx_l4_per3_hwmod,
5264 .slave = &dra7xx_spare_videopll1_hwmod,
5265 .clk = "l4_root_clk_div",
5266 .user = OCP_USER_MPU | OCP_USER_SDMA,
5267 };
5269 /* l4_per3 -> spare_videopll2 */
5270 static struct omap_hwmod_ocp_if dra7xx_l4_per3__spare_videopll2 = {
5271 .master = &dra7xx_l4_per3_hwmod,
5272 .slave = &dra7xx_spare_videopll2_hwmod,
5273 .clk = "l4_root_clk_div",
5274 .user = OCP_USER_MPU | OCP_USER_SDMA,
5275 };
5277 /* l4_per3 -> spare_videopll3 */
5278 static struct omap_hwmod_ocp_if dra7xx_l4_per3__spare_videopll3 = {
5279 .master = &dra7xx_l4_per3_hwmod,
5280 .slave = &dra7xx_spare_videopll3_hwmod,
5281 .clk = "l4_root_clk_div",
5282 .user = OCP_USER_MPU | OCP_USER_SDMA,
5283 };
5285 /* l4_per3 -> spare_sata2 */
5286 static struct omap_hwmod_ocp_if dra7xx_l4_per3__spare_sata2 = {
5287 .master = &dra7xx_l4_per3_hwmod,
5288 .slave = &dra7xx_spare_sata2_hwmod,
5289 .clk = "l4_root_clk_div",
5290 .user = OCP_USER_MPU | OCP_USER_SDMA,
5291 };
5293 /* l4_cfg -> spare_smartreflex_rtc */
5294 static struct omap_hwmod_ocp_if dra7xx_l4_cfg__spare_smartreflex_rtc = {
5295 .master = &dra7xx_l4_cfg_hwmod,
5296 .slave = &dra7xx_spare_smartreflex_rtc_hwmod,
5297 .clk = "l4_root_clk_div",
5298 .user = OCP_USER_MPU | OCP_USER_SDMA,
5299 };
5301 /* l4_cfg -> spare_smartreflex_sdram */
5302 static struct omap_hwmod_ocp_if dra7xx_l4_cfg__spare_smartreflex_sdram = {
5303 .master = &dra7xx_l4_cfg_hwmod,
5304 .slave = &dra7xx_spare_smartreflex_sdram_hwmod,
5305 .clk = "l4_root_clk_div",
5306 .user = OCP_USER_MPU | OCP_USER_SDMA,
5307 };
5309 /* l4_cfg -> spare_smartreflex_wkup */
5310 static struct omap_hwmod_ocp_if dra7xx_l4_cfg__spare_smartreflex_wkup = {
5311 .master = &dra7xx_l4_cfg_hwmod,
5312 .slave = &dra7xx_spare_smartreflex_wkup_hwmod,
5313 .clk = "l4_root_clk_div",
5314 .user = OCP_USER_MPU | OCP_USER_SDMA,
5315 };
5317 static struct omap_hwmod_addr_space dra7xx_spinlock_addrs[] = {
5318 {
5319 .pa_start = 0x4a0f6000,
5320 .pa_end = 0x4a0f6fff,
5321 .flags = ADDR_TYPE_RT
5322 },
5323 { }
5324 };
5326 /* l4_cfg -> spinlock */
5327 static struct omap_hwmod_ocp_if dra7xx_l4_cfg__spinlock = {
5328 .master = &dra7xx_l4_cfg_hwmod,
5329 .slave = &dra7xx_spinlock_hwmod,
5330 .clk = "l3_iclk_div",
5331 .addr = dra7xx_spinlock_addrs,
5332 .user = OCP_USER_MPU | OCP_USER_SDMA,
5333 };
5335 static struct omap_hwmod_addr_space dra7xx_timer1_addrs[] = {
5336 {
5337 .pa_start = 0x4ae18000,
5338 .pa_end = 0x4ae1807f,
5339 .flags = ADDR_TYPE_RT
5340 },
5341 { }
5342 };
5344 /* l4_wkup -> timer1 */
5345 static struct omap_hwmod_ocp_if dra7xx_l4_wkup__timer1 = {
5346 .master = &dra7xx_l4_wkup_hwmod,
5347 .slave = &dra7xx_timer1_hwmod,
5348 .clk = "wkupaon_iclk_mux",
5349 .addr = dra7xx_timer1_addrs,
5350 .user = OCP_USER_MPU | OCP_USER_SDMA,
5351 };
5353 static struct omap_hwmod_addr_space dra7xx_timer2_addrs[] = {
5354 {
5355 .pa_start = 0x48032000,
5356 .pa_end = 0x4803207f,
5357 .flags = ADDR_TYPE_RT
5358 },
5359 { }
5360 };
5362 /* l4_per1 -> timer2 */
5363 static struct omap_hwmod_ocp_if dra7xx_l4_per1__timer2 = {
5364 .master = &dra7xx_l4_per1_hwmod,
5365 .slave = &dra7xx_timer2_hwmod,
5366 .clk = "l3_iclk_div",
5367 .addr = dra7xx_timer2_addrs,
5368 .user = OCP_USER_MPU | OCP_USER_SDMA,
5369 };
5371 static struct omap_hwmod_addr_space dra7xx_timer3_addrs[] = {
5372 {
5373 .pa_start = 0x48034000,
5374 .pa_end = 0x4803407f,
5375 .flags = ADDR_TYPE_RT
5376 },
5377 { }
5378 };
5380 /* l4_per1 -> timer3 */
5381 static struct omap_hwmod_ocp_if dra7xx_l4_per1__timer3 = {
5382 .master = &dra7xx_l4_per1_hwmod,
5383 .slave = &dra7xx_timer3_hwmod,
5384 .clk = "l3_iclk_div",
5385 .addr = dra7xx_timer3_addrs,
5386 .user = OCP_USER_MPU | OCP_USER_SDMA,
5387 };
5389 static struct omap_hwmod_addr_space dra7xx_timer4_addrs[] = {
5390 {
5391 .pa_start = 0x48036000,
5392 .pa_end = 0x4803607f,
5393 .flags = ADDR_TYPE_RT
5394 },
5395 { }
5396 };
5398 /* l4_per1 -> timer4 */
5399 static struct omap_hwmod_ocp_if dra7xx_l4_per1__timer4 = {
5400 .master = &dra7xx_l4_per1_hwmod,
5401 .slave = &dra7xx_timer4_hwmod,
5402 .clk = "l3_iclk_div",
5403 .addr = dra7xx_timer4_addrs,
5404 .user = OCP_USER_MPU | OCP_USER_SDMA,
5405 };
5407 static struct omap_hwmod_addr_space dra7xx_timer5_addrs[] = {
5408 {
5409 .pa_start = 0x48820000,
5410 .pa_end = 0x4882007f,
5411 .flags = ADDR_TYPE_RT
5412 },
5413 { }
5414 };
5416 /* l4_per3 -> timer5 */
5417 static struct omap_hwmod_ocp_if dra7xx_l4_per3__timer5 = {
5418 .master = &dra7xx_l4_per3_hwmod,
5419 .slave = &dra7xx_timer5_hwmod,
5420 .clk = "l3_iclk_div",
5421 .addr = dra7xx_timer5_addrs,
5422 .user = OCP_USER_MPU | OCP_USER_SDMA,
5423 };
5425 static struct omap_hwmod_addr_space dra7xx_timer6_addrs[] = {
5426 {
5427 .pa_start = 0x48822000,
5428 .pa_end = 0x4882207f,
5429 .flags = ADDR_TYPE_RT
5430 },
5431 { }
5432 };
5434 /* l4_per3 -> timer6 */
5435 static struct omap_hwmod_ocp_if dra7xx_l4_per3__timer6 = {
5436 .master = &dra7xx_l4_per3_hwmod,
5437 .slave = &dra7xx_timer6_hwmod,
5438 .clk = "l3_iclk_div",
5439 .addr = dra7xx_timer6_addrs,
5440 .user = OCP_USER_MPU | OCP_USER_SDMA,
5441 };
5443 static struct omap_hwmod_addr_space dra7xx_timer7_addrs[] = {
5444 {
5445 .pa_start = 0x48824000,
5446 .pa_end = 0x4882407f,
5447 .flags = ADDR_TYPE_RT
5448 },
5449 { }
5450 };
5452 /* l4_per3 -> timer7 */
5453 static struct omap_hwmod_ocp_if dra7xx_l4_per3__timer7 = {
5454 .master = &dra7xx_l4_per3_hwmod,
5455 .slave = &dra7xx_timer7_hwmod,
5456 .clk = "l3_iclk_div",
5457 .addr = dra7xx_timer7_addrs,
5458 .user = OCP_USER_MPU | OCP_USER_SDMA,
5459 };
5461 static struct omap_hwmod_addr_space dra7xx_timer8_addrs[] = {
5462 {
5463 .pa_start = 0x48826000,
5464 .pa_end = 0x4882607f,
5465 .flags = ADDR_TYPE_RT
5466 },
5467 { }
5468 };
5470 /* l4_per3 -> timer8 */
5471 static struct omap_hwmod_ocp_if dra7xx_l4_per3__timer8 = {
5472 .master = &dra7xx_l4_per3_hwmod,
5473 .slave = &dra7xx_timer8_hwmod,
5474 .clk = "l3_iclk_div",
5475 .addr = dra7xx_timer8_addrs,
5476 .user = OCP_USER_MPU | OCP_USER_SDMA,
5477 };
5479 static struct omap_hwmod_addr_space dra7xx_timer9_addrs[] = {
5480 {
5481 .pa_start = 0x4803e000,
5482 .pa_end = 0x4803e07f,
5483 .flags = ADDR_TYPE_RT
5484 },
5485 { }
5486 };
5488 /* l4_per1 -> timer9 */
5489 static struct omap_hwmod_ocp_if dra7xx_l4_per1__timer9 = {
5490 .master = &dra7xx_l4_per1_hwmod,
5491 .slave = &dra7xx_timer9_hwmod,
5492 .clk = "l3_iclk_div",
5493 .addr = dra7xx_timer9_addrs,
5494 .user = OCP_USER_MPU | OCP_USER_SDMA,
5495 };
5497 static struct omap_hwmod_addr_space dra7xx_timer10_addrs[] = {
5498 {
5499 .pa_start = 0x48086000,
5500 .pa_end = 0x4808607f,
5501 .flags = ADDR_TYPE_RT
5502 },
5503 { }
5504 };
5506 /* l4_per1 -> timer10 */
5507 static struct omap_hwmod_ocp_if dra7xx_l4_per1__timer10 = {
5508 .master = &dra7xx_l4_per1_hwmod,
5509 .slave = &dra7xx_timer10_hwmod,
5510 .clk = "l3_iclk_div",
5511 .addr = dra7xx_timer10_addrs,
5512 .user = OCP_USER_MPU | OCP_USER_SDMA,
5513 };
5515 static struct omap_hwmod_addr_space dra7xx_timer11_addrs[] = {
5516 {
5517 .pa_start = 0x48088000,
5518 .pa_end = 0x4808807f,
5519 .flags = ADDR_TYPE_RT
5520 },
5521 { }
5522 };
5524 /* l4_per1 -> timer11 */
5525 static struct omap_hwmod_ocp_if dra7xx_l4_per1__timer11 = {
5526 .master = &dra7xx_l4_per1_hwmod,
5527 .slave = &dra7xx_timer11_hwmod,
5528 .clk = "l3_iclk_div",
5529 .addr = dra7xx_timer11_addrs,
5530 .user = OCP_USER_MPU | OCP_USER_SDMA,
5531 };
5533 static struct omap_hwmod_addr_space dra7xx_timer13_addrs[] = {
5534 {
5535 .pa_start = 0x48828000,
5536 .pa_end = 0x4882807f,
5537 .flags = ADDR_TYPE_RT
5538 },
5539 { }
5540 };
5542 /* l4_per3 -> timer13 */
5543 static struct omap_hwmod_ocp_if dra7xx_l4_per3__timer13 = {
5544 .master = &dra7xx_l4_per3_hwmod,
5545 .slave = &dra7xx_timer13_hwmod,
5546 .clk = "l3_iclk_div",
5547 .addr = dra7xx_timer13_addrs,
5548 .user = OCP_USER_MPU | OCP_USER_SDMA,
5549 };
5551 static struct omap_hwmod_addr_space dra7xx_timer14_addrs[] = {
5552 {
5553 .pa_start = 0x4882a000,
5554 .pa_end = 0x4882a07f,
5555 .flags = ADDR_TYPE_RT
5556 },
5557 { }
5558 };
5560 /* l4_per3 -> timer14 */
5561 static struct omap_hwmod_ocp_if dra7xx_l4_per3__timer14 = {
5562 .master = &dra7xx_l4_per3_hwmod,
5563 .slave = &dra7xx_timer14_hwmod,
5564 .clk = "l3_iclk_div",
5565 .addr = dra7xx_timer14_addrs,
5566 .user = OCP_USER_MPU | OCP_USER_SDMA,
5567 };
5569 static struct omap_hwmod_addr_space dra7xx_timer15_addrs[] = {
5570 {
5571 .pa_start = 0x4882c000,
5572 .pa_end = 0x4882c07f,
5573 .flags = ADDR_TYPE_RT
5574 },
5575 { }
5576 };
5578 /* l4_per3 -> timer15 */
5579 static struct omap_hwmod_ocp_if dra7xx_l4_per3__timer15 = {
5580 .master = &dra7xx_l4_per3_hwmod,
5581 .slave = &dra7xx_timer15_hwmod,
5582 .clk = "l3_iclk_div",
5583 .addr = dra7xx_timer15_addrs,
5584 .user = OCP_USER_MPU | OCP_USER_SDMA,
5585 };
5587 static struct omap_hwmod_addr_space dra7xx_timer16_addrs[] = {
5588 {
5589 .pa_start = 0x4882e000,
5590 .pa_end = 0x4882e07f,
5591 .flags = ADDR_TYPE_RT
5592 },
5593 { }
5594 };
5596 /* l4_per3 -> timer16 */
5597 static struct omap_hwmod_ocp_if dra7xx_l4_per3__timer16 = {
5598 .master = &dra7xx_l4_per3_hwmod,
5599 .slave = &dra7xx_timer16_hwmod,
5600 .clk = "l3_iclk_div",
5601 .addr = dra7xx_timer16_addrs,
5602 .user = OCP_USER_MPU | OCP_USER_SDMA,
5603 };
5605 static struct omap_hwmod_addr_space dra7xx_uart1_addrs[] = {
5606 {
5607 .pa_start = 0x4806a000,
5608 .pa_end = 0x4806a0ff,
5609 .flags = ADDR_TYPE_RT
5610 },
5611 { }
5612 };
5614 /* l4_per1 -> uart1 */
5615 static struct omap_hwmod_ocp_if dra7xx_l4_per1__uart1 = {
5616 .master = &dra7xx_l4_per1_hwmod,
5617 .slave = &dra7xx_uart1_hwmod,
5618 .clk = "l3_iclk_div",
5619 .addr = dra7xx_uart1_addrs,
5620 .user = OCP_USER_MPU | OCP_USER_SDMA,
5621 };
5623 static struct omap_hwmod_addr_space dra7xx_uart2_addrs[] = {
5624 {
5625 .pa_start = 0x4806c000,
5626 .pa_end = 0x4806c0ff,
5627 .flags = ADDR_TYPE_RT
5628 },
5629 { }
5630 };
5632 /* l4_per1 -> uart2 */
5633 static struct omap_hwmod_ocp_if dra7xx_l4_per1__uart2 = {
5634 .master = &dra7xx_l4_per1_hwmod,
5635 .slave = &dra7xx_uart2_hwmod,
5636 .clk = "l3_iclk_div",
5637 .addr = dra7xx_uart2_addrs,
5638 .user = OCP_USER_MPU | OCP_USER_SDMA,
5639 };
5641 static struct omap_hwmod_addr_space dra7xx_uart3_addrs[] = {
5642 {
5643 .pa_start = 0x48020000,
5644 .pa_end = 0x480200ff,
5645 .flags = ADDR_TYPE_RT
5646 },
5647 { }
5648 };
5650 /* l4_per1 -> uart3 */
5651 static struct omap_hwmod_ocp_if dra7xx_l4_per1__uart3 = {
5652 .master = &dra7xx_l4_per1_hwmod,
5653 .slave = &dra7xx_uart3_hwmod,
5654 .clk = "l3_iclk_div",
5655 .addr = dra7xx_uart3_addrs,
5656 .user = OCP_USER_MPU | OCP_USER_SDMA,
5657 };
5659 static struct omap_hwmod_addr_space dra7xx_uart4_addrs[] = {
5660 {
5661 .pa_start = 0x4806e000,
5662 .pa_end = 0x4806e0ff,
5663 .flags = ADDR_TYPE_RT
5664 },
5665 { }
5666 };
5668 /* l4_per1 -> uart4 */
5669 static struct omap_hwmod_ocp_if dra7xx_l4_per1__uart4 = {
5670 .master = &dra7xx_l4_per1_hwmod,
5671 .slave = &dra7xx_uart4_hwmod,
5672 .clk = "l3_iclk_div",
5673 .addr = dra7xx_uart4_addrs,
5674 .user = OCP_USER_MPU | OCP_USER_SDMA,
5675 };
5677 static struct omap_hwmod_addr_space dra7xx_uart5_addrs[] = {
5678 {
5679 .pa_start = 0x48066000,
5680 .pa_end = 0x480660ff,
5681 .flags = ADDR_TYPE_RT
5682 },
5683 { }
5684 };
5686 /* l4_per1 -> uart5 */
5687 static struct omap_hwmod_ocp_if dra7xx_l4_per1__uart5 = {
5688 .master = &dra7xx_l4_per1_hwmod,
5689 .slave = &dra7xx_uart5_hwmod,
5690 .clk = "l3_iclk_div",
5691 .addr = dra7xx_uart5_addrs,
5692 .user = OCP_USER_MPU | OCP_USER_SDMA,
5693 };
5695 static struct omap_hwmod_addr_space dra7xx_uart6_addrs[] = {
5696 {
5697 .pa_start = 0x48068000,
5698 .pa_end = 0x480680ff,
5699 .flags = ADDR_TYPE_RT
5700 },
5701 { }
5702 };
5704 /* l4_per1 -> uart6 */
5705 static struct omap_hwmod_ocp_if dra7xx_l4_per1__uart6 = {
5706 .master = &dra7xx_l4_per1_hwmod,
5707 .slave = &dra7xx_uart6_hwmod,
5708 .clk = "l3_iclk_div",
5709 .addr = dra7xx_uart6_addrs,
5710 .user = OCP_USER_MPU | OCP_USER_SDMA,
5711 };
5713 static struct omap_hwmod_addr_space dra7xx_uart7_addrs[] = {
5714 {
5715 .pa_start = 0x48420000,
5716 .pa_end = 0x484200ff,
5717 .flags = ADDR_TYPE_RT
5718 },
5719 { }
5720 };
5722 /* l4_per2 -> uart7 */
5723 static struct omap_hwmod_ocp_if dra7xx_l4_per2__uart7 = {
5724 .master = &dra7xx_l4_per2_hwmod,
5725 .slave = &dra7xx_uart7_hwmod,
5726 .clk = "l3_iclk_div",
5727 .addr = dra7xx_uart7_addrs,
5728 .user = OCP_USER_MPU | OCP_USER_SDMA,
5729 };
5731 static struct omap_hwmod_addr_space dra7xx_uart8_addrs[] = {
5732 {
5733 .pa_start = 0x48422000,
5734 .pa_end = 0x484220ff,
5735 .flags = ADDR_TYPE_RT
5736 },
5737 { }
5738 };
5740 /* l4_per2 -> uart8 */
5741 static struct omap_hwmod_ocp_if dra7xx_l4_per2__uart8 = {
5742 .master = &dra7xx_l4_per2_hwmod,
5743 .slave = &dra7xx_uart8_hwmod,
5744 .clk = "l3_iclk_div",
5745 .addr = dra7xx_uart8_addrs,
5746 .user = OCP_USER_MPU | OCP_USER_SDMA,
5747 };
5749 static struct omap_hwmod_addr_space dra7xx_uart9_addrs[] = {
5750 {
5751 .pa_start = 0x48424000,
5752 .pa_end = 0x484240ff,
5753 .flags = ADDR_TYPE_RT
5754 },
5755 { }
5756 };
5758 /* l4_per2 -> uart9 */
5759 static struct omap_hwmod_ocp_if dra7xx_l4_per2__uart9 = {
5760 .master = &dra7xx_l4_per2_hwmod,
5761 .slave = &dra7xx_uart9_hwmod,
5762 .clk = "l3_iclk_div",
5763 .addr = dra7xx_uart9_addrs,
5764 .user = OCP_USER_MPU | OCP_USER_SDMA,
5765 };
5767 static struct omap_hwmod_addr_space dra7xx_uart10_addrs[] = {
5768 {
5769 .pa_start = 0x4ae2b000,
5770 .pa_end = 0x4ae2b0ff,
5771 .flags = ADDR_TYPE_RT
5772 },
5773 { }
5774 };
5776 /* l4_wkup -> uart10 */
5777 static struct omap_hwmod_ocp_if dra7xx_l4_wkup__uart10 = {
5778 .master = &dra7xx_l4_wkup_hwmod,
5779 .slave = &dra7xx_uart10_hwmod,
5780 .clk = "wkupaon_iclk_mux",
5781 .addr = dra7xx_uart10_addrs,
5782 .user = OCP_USER_MPU | OCP_USER_SDMA,
5783 };
5785 /* l4_per3 -> usb_otg_ss1 */
5786 static struct omap_hwmod_ocp_if dra7xx_l4_per3__usb_otg_ss1 = {
5787 .master = &dra7xx_l4_per3_hwmod,
5788 .slave = &dra7xx_usb_otg_ss1_hwmod,
5789 .clk = "dpll_core_h13x2_ck",
5790 .user = OCP_USER_MPU | OCP_USER_SDMA,
5791 };
5793 /* l4_per3 -> usb_otg_ss2 */
5794 static struct omap_hwmod_ocp_if dra7xx_l4_per3__usb_otg_ss2 = {
5795 .master = &dra7xx_l4_per3_hwmod,
5796 .slave = &dra7xx_usb_otg_ss2_hwmod,
5797 .clk = "dpll_core_h13x2_ck",
5798 .user = OCP_USER_MPU | OCP_USER_SDMA,
5799 };
5801 /* l4_per3 -> usb_otg_ss3 */
5802 static struct omap_hwmod_ocp_if dra7xx_l4_per3__usb_otg_ss3 = {
5803 .master = &dra7xx_l4_per3_hwmod,
5804 .slave = &dra7xx_usb_otg_ss3_hwmod,
5805 .clk = "dpll_core_h13x2_ck",
5806 .user = OCP_USER_MPU | OCP_USER_SDMA,
5807 };
5809 /* l4_per3 -> usb_otg_ss4 */
5810 static struct omap_hwmod_ocp_if dra7xx_l4_per3__usb_otg_ss4 = {
5811 .master = &dra7xx_l4_per3_hwmod,
5812 .slave = &dra7xx_usb_otg_ss4_hwmod,
5813 .clk = "dpll_core_h13x2_ck",
5814 .user = OCP_USER_MPU | OCP_USER_SDMA,
5815 };
5817 /* l3_main_1 -> vcp1 */
5818 static struct omap_hwmod_ocp_if dra7xx_l3_main_1__vcp1 = {
5819 .master = &dra7xx_l3_main_1_hwmod,
5820 .slave = &dra7xx_vcp1_hwmod,
5821 .clk = "l3_iclk_div",
5822 .user = OCP_USER_MPU | OCP_USER_SDMA,
5823 };
5825 /* l4_per2 -> vcp1 */
5826 static struct omap_hwmod_ocp_if dra7xx_l4_per2__vcp1 = {
5827 .master = &dra7xx_l4_per2_hwmod,
5828 .slave = &dra7xx_vcp1_hwmod,
5829 .clk = "l3_iclk_div",
5830 .user = OCP_USER_MPU | OCP_USER_SDMA,
5831 };
5833 /* l3_main_1 -> vcp2 */
5834 static struct omap_hwmod_ocp_if dra7xx_l3_main_1__vcp2 = {
5835 .master = &dra7xx_l3_main_1_hwmod,
5836 .slave = &dra7xx_vcp2_hwmod,
5837 .clk = "l3_iclk_div",
5838 .user = OCP_USER_MPU | OCP_USER_SDMA,
5839 };
5841 /* l4_per2 -> vcp2 */
5842 static struct omap_hwmod_ocp_if dra7xx_l4_per2__vcp2 = {
5843 .master = &dra7xx_l4_per2_hwmod,
5844 .slave = &dra7xx_vcp2_hwmod,
5845 .clk = "l3_iclk_div",
5846 .user = OCP_USER_MPU | OCP_USER_SDMA,
5847 };
5849 static struct omap_hwmod_addr_space dra7xx_vip1_addrs[] = {
5850 {
5851 .name = "vip_top_level",
5852 .pa_start = 0x48970000,
5853 .pa_end = 0x489701ff,
5854 .flags = ADDR_TYPE_RT
5855 },
5856 {
5857 .name = "vip_slice0_parser",
5858 .pa_start = 0x48975500,
5859 .pa_end = 0x489755ff,
5860 },
5861 {
5862 .name = "vip_slice0_csc",
5863 .pa_start = 0x48975700,
5864 .pa_end = 0x4897571f,
5865 },
5866 {
5867 .name = "vip_slice0_sc",
5868 .pa_start = 0x48975800,
5869 .pa_end = 0x4897587f,
5870 },
5871 {
5872 .name = "vip_slice1_parser",
5873 .pa_start = 0x48975a00,
5874 .pa_end = 0x48975aff,
5875 },
5876 {
5877 .name = "vip_slice1_csc",
5878 .pa_start = 0x48975c00,
5879 .pa_end = 0x48975c1f,
5880 },
5881 {
5882 .name = "vip_slice1_sc",
5883 .pa_start = 0x48975d00,
5884 .pa_end = 0x48975d7f,
5885 },
5886 {
5887 .name = "vip_vpdma",
5888 .pa_start = 0x4897d000,
5889 .pa_end = 0x4897d3ff,
5890 },
5891 { }
5892 };
5894 /* l4_per3 -> vip1 */
5895 static struct omap_hwmod_ocp_if dra7xx_l4_per3__vip1 = {
5896 .master = &dra7xx_l4_per3_hwmod,
5897 .slave = &dra7xx_vip1_hwmod,
5898 .clk = "l3_iclk_div",
5899 .addr = dra7xx_vip1_addrs,
5900 .user = OCP_USER_MPU | OCP_USER_SDMA,
5901 };
5903 static struct omap_hwmod_addr_space dra7xx_vip2_addrs[] = {
5904 {
5905 .name = "vip_top_level",
5906 .pa_start = 0x48990000,
5907 .pa_end = 0x489901ff,
5908 .flags = ADDR_TYPE_RT
5909 },
5910 {
5911 .name = "vip_slice0_parser",
5912 .pa_start = 0x48995500,
5913 .pa_end = 0x489955ff,
5914 },
5915 {
5916 .name = "vip_slice0_csc",
5917 .pa_start = 0x48995700,
5918 .pa_end = 0x4899571f,
5919 },
5920 {
5921 .name = "vip_slice0_sc",
5922 .pa_start = 0x48995800,
5923 .pa_end = 0x4899587f,
5924 },
5925 {
5926 .name = "vip_slice1_parser",
5927 .pa_start = 0x48995a00,
5928 .pa_end = 0x48995aff,
5929 },
5930 {
5931 .name = "vip_slice1_csc",
5932 .pa_start = 0x48995c00,
5933 .pa_end = 0x48995c1f,
5934 },
5935 {
5936 .name = "vip_slice1_sc",
5937 .pa_start = 0x48995d00,
5938 .pa_end = 0x48995d7f,
5939 },
5940 {
5941 .name = "vip_vpdma",
5942 .pa_start = 0x4899d000,
5943 .pa_end = 0x4899d3ff,
5944 },
5945 { }
5946 };
5948 /* l4_per3 -> vip2 */
5949 static struct omap_hwmod_ocp_if dra7xx_l4_per3__vip2 = {
5950 .master = &dra7xx_l4_per3_hwmod,
5951 .slave = &dra7xx_vip2_hwmod,
5952 .clk = "l3_iclk_div",
5953 .addr = dra7xx_vip2_addrs,
5954 .user = OCP_USER_MPU | OCP_USER_SDMA,
5955 };
5957 static struct omap_hwmod_addr_space dra7xx_vip3_addrs[] = {
5958 {
5959 .name = "vip_top_level",
5960 .pa_start = 0x489b0000,
5961 .pa_end = 0x489b01ff,
5962 .flags = ADDR_TYPE_RT
5963 },
5964 {
5965 .name = "vip_slice0_parser",
5966 .pa_start = 0x489b5500,
5967 .pa_end = 0x489b55ff,
5968 },
5969 {
5970 .name = "vip_slice0_csc",
5971 .pa_start = 0x489b5700,
5972 .pa_end = 0x489b571f,
5973 },
5974 {
5975 .name = "vip_slice0_sc",
5976 .pa_start = 0x489b5800,
5977 .pa_end = 0x489b587f,
5978 },
5979 {
5980 .name = "vip_slice1_parser",
5981 .pa_start = 0x489b5a00,
5982 .pa_end = 0x489b5aff,
5983 },
5984 {
5985 .name = "vip_slice1_csc",
5986 .pa_start = 0x489b5c00,
5987 .pa_end = 0x489b5c1f,
5988 },
5989 {
5990 .name = "vip_slice1_sc",
5991 .pa_start = 0x489b5d00,
5992 .pa_end = 0x489b5d7f,
5993 },
5994 {
5995 .name = "vip_vpdma",
5996 .pa_start = 0x489bd000,
5997 .pa_end = 0x489bd3ff,
5998 },
5999 { }
6000 };
6002 /* l4_per3 -> vip3 */
6003 static struct omap_hwmod_ocp_if dra7xx_l4_per3__vip3 = {
6004 .master = &dra7xx_l4_per3_hwmod,
6005 .slave = &dra7xx_vip3_hwmod,
6006 .clk = "l3_iclk_div",
6007 .addr = dra7xx_vip3_addrs,
6008 .user = OCP_USER_MPU | OCP_USER_SDMA,
6009 };
6011 static struct omap_hwmod_addr_space dra7xx_vpe_addrs[] = {
6012 {
6013 .name = "vpe0_vayu_register_inst_0",
6014 .pa_start = 0x489d0000,
6015 .pa_end = 0x489d01ff,
6016 .flags = ADDR_TYPE_RT
6017 },
6018 {
6019 .name = "dss_chr_us_register_inst_0",
6020 .pa_start = 0x489d0300,
6021 .pa_end = 0x489d033f,
6022 },
6023 {
6024 .name = "dss_chr_us_register_inst_1",
6025 .pa_start = 0x489d0400,
6026 .pa_end = 0x489d043f,
6027 },
6028 {
6029 .name = "dss_chr_us_register_inst_2",
6030 .pa_start = 0x489d0500,
6031 .pa_end = 0x489d053f,
6032 },
6033 {
6034 .name = "dss_dei_register_inst_0",
6035 .pa_start = 0x489d0600,
6036 .pa_end = 0x489d063f,
6037 },
6038 {
6039 .name = "dss_sc_m_register_inst_0",
6040 .pa_start = 0x489d0700,
6041 .pa_end = 0x489d077f,
6042 },
6043 {
6044 .name = "dss_csc_register_inst_0",
6045 .pa_start = 0x489d5700,
6046 .pa_end = 0x489d571f,
6047 },
6048 {
6049 .name = "hd_dss_centaurus_vpdma_register_inst_0",
6050 .pa_start = 0x489dd000,
6051 .pa_end = 0x489dd3ff,
6052 },
6053 { }
6054 };
6056 /* l4_per3 -> vpe */
6057 static struct omap_hwmod_ocp_if dra7xx_l4_per3__vpe = {
6058 .master = &dra7xx_l4_per3_hwmod,
6059 .slave = &dra7xx_vpe_hwmod,
6060 .clk = "l3_iclk_div",
6061 .addr = dra7xx_vpe_addrs,
6062 .user = OCP_USER_MPU | OCP_USER_SDMA,
6063 };
6065 static struct omap_hwmod_addr_space dra7xx_wd_timer2_addrs[] = {
6066 {
6067 .pa_start = 0x4ae14000,
6068 .pa_end = 0x4ae1407f,
6069 .flags = ADDR_TYPE_RT
6070 },
6071 { }
6072 };
6074 /* l4_wkup -> wd_timer2 */
6075 static struct omap_hwmod_ocp_if dra7xx_l4_wkup__wd_timer2 = {
6076 .master = &dra7xx_l4_wkup_hwmod,
6077 .slave = &dra7xx_wd_timer2_hwmod,
6078 .clk = "wkupaon_iclk_mux",
6079 .addr = dra7xx_wd_timer2_addrs,
6080 .user = OCP_USER_MPU | OCP_USER_SDMA,
6081 };
6083 static struct omap_hwmod_ocp_if *dra7xx_hwmod_ocp_ifs[] __initdata = {
6084 &dra7xx_l3_main_1__dmm,
6085 &dra7xx_dmm__emif_ocp_fw,
6086 &dra7xx_l4_cfg__emif_ocp_fw,
6087 &dra7xx_l3_main_2__l3_instr,
6088 &dra7xx_ocp_wp_noc__l3_instr,
6089 &dra7xx_l4_cfg__l3_main_1,
6090 &dra7xx_mpu__l3_main_1,
6091 &dra7xx_l3_main_1__l3_main_2,
6092 &dra7xx_l4_cfg__l3_main_2,
6093 &dra7xx_l3_main_1__l4_cfg,
6094 &dra7xx_l3_main_1__l4_per1,
6095 &dra7xx_l3_main_1__l4_per2,
6096 &dra7xx_l3_main_1__l4_per3,
6097 &dra7xx_l3_main_1__l4_wkup,
6098 &dra7xx_mpu__mpu_private,
6099 &dra7xx_l3_main_2__ocp_wp_noc,
6100 &dra7xx_l4_cfg__ocp_wp_noc,
6101 &dra7xx_l4_per2__atl,
6102 &dra7xx_l3_main_1__bb2d,
6103 &dra7xx_l4_wkup__counter_32k,
6104 &dra7xx_l4_wkup__ctrl_module_wkup,
6105 &dra7xx_l4_wkup__dcan1,
6106 &dra7xx_l4_per2__dcan2,
6107 &dra7xx_l4_cfg__dma_system,
6108 &dra7xx_l3_main_1__dss,
6109 &dra7xx_l3_main_1__dispc,
6110 &dra7xx_l3_main_1__hdmi,
6111 &dra7xx_l4_per1__elm,
6112 &dra7xx_emif_ocp_fw__emif1,
6113 &dra7xx_mpu__emif1,
6114 &dra7xx_emif_ocp_fw__emif2,
6115 &dra7xx_mpu__emif2,
6116 &dra7xx_l4_wkup__gpio1,
6117 &dra7xx_l4_per1__gpio2,
6118 &dra7xx_l4_per1__gpio3,
6119 &dra7xx_l4_per1__gpio4,
6120 &dra7xx_l4_per1__gpio5,
6121 &dra7xx_l4_per1__gpio6,
6122 &dra7xx_l4_per1__gpio7,
6123 &dra7xx_l4_per1__gpio8,
6124 &dra7xx_l3_main_1__gpmc,
6125 &dra7xx_l4_per1__hdq1w,
6126 &dra7xx_l4_per1__i2c1,
6127 &dra7xx_l4_per1__i2c2,
6128 &dra7xx_l4_per1__i2c3,
6129 &dra7xx_l4_per1__i2c4,
6130 &dra7xx_l4_per1__i2c5,
6131 &dra7xx_l4_cfg__mailbox1,
6132 &dra7xx_l4_per3__mailbox2,
6133 &dra7xx_l4_per3__mailbox3,
6134 &dra7xx_l4_per3__mailbox4,
6135 &dra7xx_l4_per3__mailbox5,
6136 &dra7xx_l4_per3__mailbox6,
6137 &dra7xx_l4_per3__mailbox7,
6138 &dra7xx_l4_per3__mailbox8,
6139 &dra7xx_l4_per3__mailbox9,
6140 &dra7xx_l4_per3__mailbox10,
6141 &dra7xx_l4_per3__mailbox11,
6142 &dra7xx_l4_per3__mailbox12,
6143 &dra7xx_l4_per3__mailbox13,
6144 &dra7xx_l3_main_1__mcasp1,
6145 &dra7xx_l4_per2__mcasp1,
6146 &dra7xx_l3_main_1__mcasp2,
6147 &dra7xx_l3_main_1__mcasp3,
6148 &dra7xx_l4_per2__mcasp4,
6149 &dra7xx_l4_per2__mcasp5,
6150 &dra7xx_l4_per2__mcasp6,
6151 &dra7xx_l4_per2__mcasp7,
6152 &dra7xx_l4_per2__mcasp8,
6153 &dra7xx_l4_per1__mcspi1,
6154 &dra7xx_l4_per1__mcspi2,
6155 &dra7xx_l4_per1__mcspi3,
6156 &dra7xx_l4_per1__mcspi4,
6157 &dra7xx_l4_per1__mmc1,
6158 &dra7xx_l4_per1__mmc2,
6159 &dra7xx_l4_per1__mmc3,
6160 &dra7xx_l4_per1__mmc4,
6161 &dra7xx_l4_cfg__mpu,
6162 &dra7xx_l4_per3__ocmc_ram1,
6163 &dra7xx_l4_per3__ocmc_ram2,
6164 &dra7xx_l4_per3__ocmc_ram3,
6165 &dra7xx_l3_main_1__ocmc_rom,
6166 &dra7xx_l4_cfg__ocp2scp1,
6167 &dra7xx_l3_main_1__pruss1,
6168 &dra7xx_l3_main_1__pruss2,
6169 &dra7xx_l4_per2__pwmss1,
6170 &dra7xx_l4_per2__pwmss2,
6171 &dra7xx_l4_per2__pwmss3,
6172 &dra7xx_l3_main_1__qspi,
6173 &dra7xx_l4_per3__rtcss,
6174 &dra7xx_l4_cfg__sata,
6175 &dra7xx_l4_cfg__smartreflex_core,
6176 &dra7xx_l4_cfg__smartreflex_dspeve,
6177 &dra7xx_l4_cfg__smartreflex_gpu,
6178 &dra7xx_l4_cfg__smartreflex_mpu,
6179 &dra7xx_l4_per3__spare_cme,
6180 &dra7xx_l4_per3__spare_icm,
6181 &dra7xx_l3_main_1__spare_iva2,
6182 &dra7xx_l4_wkup__spare_safety1,
6183 &dra7xx_l4_wkup__spare_safety2,
6184 &dra7xx_l4_wkup__spare_safety3,
6185 &dra7xx_l4_wkup__spare_safety4,
6186 &dra7xx_l4_wkup__spare_unknown2,
6187 &dra7xx_l4_wkup__spare_unknown3,
6188 &dra7xx_l4_per2__spare_unknown4,
6189 &dra7xx_l4_per2__spare_unknown5,
6190 &dra7xx_l4_per2__spare_unknown6,
6191 &dra7xx_l4_per3__spare_videopll1,
6192 &dra7xx_l4_per3__spare_videopll2,
6193 &dra7xx_l4_per3__spare_videopll3,
6194 &dra7xx_l4_per3__spare_sata2,
6195 &dra7xx_l4_cfg__spare_smartreflex_rtc,
6196 &dra7xx_l4_cfg__spare_smartreflex_sdram,
6197 &dra7xx_l4_cfg__spare_smartreflex_wkup,
6198 &dra7xx_l4_cfg__spinlock,
6199 &dra7xx_l4_wkup__timer1,
6200 &dra7xx_l4_per1__timer2,
6201 &dra7xx_l4_per1__timer3,
6202 &dra7xx_l4_per1__timer4,
6203 &dra7xx_l4_per3__timer5,
6204 &dra7xx_l4_per3__timer6,
6205 &dra7xx_l4_per3__timer7,
6206 &dra7xx_l4_per3__timer8,
6207 &dra7xx_l4_per1__timer9,
6208 &dra7xx_l4_per1__timer10,
6209 &dra7xx_l4_per1__timer11,
6210 &dra7xx_l4_per3__timer13,
6211 &dra7xx_l4_per3__timer14,
6212 &dra7xx_l4_per3__timer15,
6213 &dra7xx_l4_per3__timer16,
6214 &dra7xx_l4_per1__uart1,
6215 &dra7xx_l4_per1__uart2,
6216 &dra7xx_l4_per1__uart3,
6217 &dra7xx_l4_per1__uart4,
6218 &dra7xx_l4_per1__uart5,
6219 &dra7xx_l4_per1__uart6,
6220 &dra7xx_l4_per2__uart7,
6221 &dra7xx_l4_per2__uart8,
6222 &dra7xx_l4_per2__uart9,
6223 &dra7xx_l4_wkup__uart10,
6224 &dra7xx_l4_per3__usb_otg_ss1,
6225 &dra7xx_l4_per3__usb_otg_ss2,
6226 &dra7xx_l4_per3__usb_otg_ss3,
6227 &dra7xx_l4_per3__usb_otg_ss4,
6228 &dra7xx_l3_main_1__vcp1,
6229 &dra7xx_l4_per2__vcp1,
6230 &dra7xx_l3_main_1__vcp2,
6231 &dra7xx_l4_per2__vcp2,
6232 &dra7xx_l4_per3__vip1,
6233 &dra7xx_l4_per3__vip2,
6234 &dra7xx_l4_per3__vip3,
6235 &dra7xx_l4_per3__vpe,
6236 &dra7xx_l4_wkup__wd_timer2,
6237 NULL,
6238 };
6240 int __init dra7xx_hwmod_init(void)
6241 {
6242 omap_hwmod_init();
6243 return omap_hwmod_register_links(dra7xx_hwmod_ocp_ifs);
6244 }