/* * (C) Copyright 2013 * Texas Instruments Incorporated, * * Sricharan R * Nishant Kamat * * See file CREDITS for list of people who contributed to this * project. * * This program is free software; you can redistribute it and/or * modify it under the terms of the GNU General Public License as * published by the Free Software Foundation; either version 2 of * the License, or (at your option) any later version. * * This program is distributed in the hope that it will be useful, * but WITHOUT ANY WARRANTY; without even the implied warranty of * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the * GNU General Public License for more details. * * You should have received a copy of the GNU General Public License * along with this program; if not, write to the Free Software * Foundation, Inc., 59 Temple Place, Suite 330, Boston, * MA 02111-1307 USA */ #ifndef _MUX_DATA_DRA7XX_H_ #define _MUX_DATA_DRA7XX_H_ #include const struct pad_conf_entry core_padconf_array_essential[] = { {MMC1_CLK, (IEN | PTU | PDIS | M0)}, /* MMC1_CLK */ {MMC1_CMD, (IEN | PTU | PDIS | M0)}, /* MMC1_CMD */ {MMC1_DAT0, (IEN | PTU | PDIS | M0)}, /* MMC1_DAT0 */ {MMC1_DAT1, (IEN | PTU | PDIS | M0)}, /* MMC1_DAT1 */ {MMC1_DAT2, (IEN | PTU | PDIS | M0)}, /* MMC1_DAT2 */ {MMC1_DAT3, (IEN | PTU | PDIS | M0)}, /* MMC1_DAT3 */ {MMC1_SDCD, (FSC | IEN | PTU | PDIS | M0)}, /* MMC1_SDCD */ {MMC1_SDWP, (FSC | IEN | PTD | PEN | M14)}, /* MMC1_SDWP */ {GPMC_A19, (IEN | PTU | PDIS | M1)}, /* mmc2_dat4 */ {GPMC_A20, (IEN | PTU | PDIS | M1)}, /* mmc2_dat5 */ {GPMC_A21, (IEN | PTU | PDIS | M1)}, /* mmc2_dat6 */ {GPMC_A22, (IEN | PTU | PDIS | M1)}, /* mmc2_dat7 */ {GPMC_A23, (IEN | PTU | PDIS | M1)}, /* mmc2_clk */ {GPMC_A24, (IEN | PTU | PDIS | M1)}, /* mmc2_dat0 */ {GPMC_A25, (IEN | PTU | PDIS | M1)}, /* mmc2_dat1 */ {GPMC_A26, (IEN | PTU | PDIS | M1)}, /* mmc2_dat2 */ {GPMC_A27, (IEN | PTU | PDIS | M1)}, /* mmc2_dat3 */ {GPMC_CS1, (IEN | PTU | PDIS | M1)}, /* mmm2_cmd */ {UART1_RXD, (FSC | IEN | PTU | PDIS | M0)}, /* UART1_RXD */ {UART1_TXD, (FSC | IEN | PTU | PDIS | M0)}, /* UART1_TXD */ {UART1_CTSN, (IEN | PTU | PDIS | M3)}, /* UART1_CTSN */ {UART1_RTSN, (IEN | PTU | PDIS | M3)}, /* UART1_RTSN */ {I2C1_SDA, (IEN | PTU | PDIS | M0)}, /* I2C1_SDA */ {I2C1_SCL, (IEN | PTU | PDIS | M0)}, /* I2C1_SCL */ {GPMC_A13, (IEN | PDIS | M1)}, /* QSPI1_RTCLK */ {GPMC_A14, (IEN | PDIS | M1)}, /* QSPI1_D[3] */ {GPMC_A15, (IEN | PDIS | M1)}, /* QSPI1_D[2] */ {GPMC_A16, (IEN | PDIS | M1)}, /* QSPI1_D[1] */ {GPMC_A17, (IEN | PDIS | M1)}, /* QSPI1_D[0] */ {GPMC_A18, (IEN | PDIS | M1)}, /* QSPI1_SCLK */ {GPMC_A3, (IEN | PDIS | M1)}, /* QSPI1_CS2 */ {GPMC_A4, (IEN | PDIS | M1)}, /* QSPI1_CS3 */ {GPMC_CS2, (IEN | PTU | PDIS | M1)}, /* QSPI1_CS0 */ {GPMC_CS3, (IEN | PTU | PDIS | M1)}, /* QSPI1_CS1*/ }; #endif /* _MUX_DATA_DRA7XX_H_ */