1 /*
2 * Copyright (c) 2012-2013, Texas Instruments Incorporated
3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
7 * are met:
8 *
9 * * Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 *
12 * * Redistributions in binary form must reproduce the above copyright
13 * notice, this list of conditions and the following disclaimer in the
14 * documentation and/or other materials provided with the distribution.
15 *
16 * * Neither the name of Texas Instruments Incorporated nor the names of
17 * its contributors may be used to endorse or promote products derived
18 * from this software without specific prior written permission.
19 *
20 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
21 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
22 * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
23 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
24 * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
25 * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
26 * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;
27 * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
28 * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
29 * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE,
30 * EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
31 */
33 /*
34 * ======== rsc_table_omap5_dsp.h ========
35 *
36 * Define the resource table entries for all DSP cores. This will be
37 * incorporated into corresponding base images, and used by the remoteproc
38 * on the host-side to allocated/reserve resources.
39 *
40 */
42 #ifndef _RSC_TABLE_DSP_H_
43 #define _RSC_TABLE_DSP_H_
45 #include "rsc_types.h"
47 /* DSP Memory Map */
48 #define L4_44XX_BASE 0x4A000000
50 #define L4_PERIPHERAL_L4CFG (L4_44XX_BASE)
51 #define DSP_PERIPHERAL_L4CFG 0x4A000000
53 #define L4_PERIPHERAL_L4PER 0x48000000
54 #define DSP_PERIPHERAL_L4PER 0x48000000
56 #define L4_PERIPHERAL_L4EMU 0x54000000
57 #define DSP_PERIPHERAL_L4EMU 0x54000000
59 #define L3_PERIPHERAL_DMM 0x4E000000
60 #define DSP_PERIPHERAL_DMM 0x4E000000
62 #define L3_PERIPHERAL_ISS 0x52000000
63 #define DSP_PERIPHERAL_ISS 0x52000000
65 #define L3_TILER_MODE_0_1 0x60000000
66 #define DSP_TILER_MODE_0_1 0x60000000
68 #define L3_TILER_MODE_2 0x70000000
69 #define DSP_TILER_MODE_2 0x70000000
71 #define L3_TILER_MODE_3 0x78000000
72 #define DSP_TILER_MODE_3 0x78000000
74 #define DSP_MEM_TEXT 0x20000000
75 /* Co-locate alongside TILER region for easier flushing */
76 #define DSP_MEM_IOBUFS 0x80000000
77 #define DSP_MEM_DATA 0x90000000
78 #define DSP_MEM_HEAP 0x90100000
80 #define DSP_MEM_IPC_DATA 0x9F000000
81 #define DSP_MEM_IPC_VRING 0xA0000000
82 #define DSP_MEM_RPMSG_VRING0 0xA0000000
83 #define DSP_MEM_RPMSG_VRING1 0xA0004000
84 #define DSP_MEM_VRING_BUFS0 0xA0040000
85 #define DSP_MEM_VRING_BUFS1 0xA0080000
87 #define DSP_MEM_IPC_VRING_SIZE SZ_1M
88 #define DSP_MEM_IPC_DATA_SIZE SZ_1M
89 #define DSP_MEM_TEXT_SIZE SZ_1M
90 #define DSP_MEM_DATA_SIZE SZ_1M
91 #define DSP_MEM_HEAP_SIZE (SZ_1M * 3)
92 #define DSP_MEM_IOBUFS_SIZE (SZ_1M * 90)
94 /*
95 * Assign fixed RAM addresses to facilitate a fixed MMU table.
96 */
97 /* This address is derived from current IPU & ION carveouts */
98 #ifdef OMAP5
99 #define PHYS_MEM_IPC_VRING 0x95000000
100 #else
101 #define PHYS_MEM_IPC_VRING 0x98800000
102 #endif
104 /* Need to be identical to that of Ducati */
105 #define PHYS_MEM_IOBUFS 0xBA300000
107 /*
108 * Sizes of the virtqueues (expressed in number of buffers supported,
109 * and must be power of 2)
110 */
111 #define DSP_RPMSG_VQ0_SIZE 256
112 #define DSP_RPMSG_VQ1_SIZE 256
114 /* flip up bits whose indices represent features we support */
115 #define RPMSG_DSP_C0_FEATURES 1
117 struct resource_table {
118 UInt32 version;
119 UInt32 num;
120 UInt32 reserved[2];
121 UInt32 offset[16]; /* Should match 'num' in actual definition */
123 /* rpmsg vdev entry */
124 struct fw_rsc_vdev rpmsg_vdev;
125 struct fw_rsc_vdev_vring rpmsg_vring0;
126 struct fw_rsc_vdev_vring rpmsg_vring1;
128 /* text carveout entry */
129 struct fw_rsc_carveout text_cout;
131 /* data carveout entry */
132 struct fw_rsc_carveout data_cout;
134 /* heap carveout entry */
135 struct fw_rsc_carveout heap_cout;
137 /* ipcdata carveout entry */
138 struct fw_rsc_carveout ipcdata_cout;
140 /* trace entry */
141 struct fw_rsc_trace trace;
143 /* devmem entry */
144 struct fw_rsc_devmem devmem0;
146 /* devmem entry */
147 struct fw_rsc_devmem devmem1;
149 /* devmem entry */
150 struct fw_rsc_devmem devmem2;
152 /* devmem entry */
153 struct fw_rsc_devmem devmem3;
155 /* devmem entry */
156 struct fw_rsc_devmem devmem4;
158 /* devmem entry */
159 struct fw_rsc_devmem devmem5;
161 /* devmem entry */
162 struct fw_rsc_devmem devmem6;
164 /* devmem entry */
165 struct fw_rsc_devmem devmem7;
167 /* devmem entry */
168 struct fw_rsc_devmem devmem8;
170 /* devmem entry */
171 struct fw_rsc_devmem devmem9;
172 };
174 #define TRACEBUFADDR (UInt32)&ti_trace_SysMin_Module_State_0_outbuf__A
176 #pragma DATA_SECTION(ti_ipc_remoteproc_ResourceTable, ".resource_table")
177 #pragma DATA_ALIGN(ti_ipc_remoteproc_ResourceTable, 4096)
179 struct resource_table ti_ipc_remoteproc_ResourceTable = {
180 1, /* we're the first version that implements this */
181 16, /* number of entries in the table */
182 0, 0, /* reserved, must be zero */
183 /* offsets to entries */
184 {
185 offsetof(struct resource_table, rpmsg_vdev),
186 offsetof(struct resource_table, text_cout),
187 offsetof(struct resource_table, data_cout),
188 offsetof(struct resource_table, heap_cout),
189 offsetof(struct resource_table, ipcdata_cout),
190 offsetof(struct resource_table, trace),
191 offsetof(struct resource_table, devmem0),
192 offsetof(struct resource_table, devmem1),
193 offsetof(struct resource_table, devmem2),
194 offsetof(struct resource_table, devmem3),
195 offsetof(struct resource_table, devmem4),
196 offsetof(struct resource_table, devmem5),
197 offsetof(struct resource_table, devmem6),
198 offsetof(struct resource_table, devmem7),
199 offsetof(struct resource_table, devmem8),
200 offsetof(struct resource_table, devmem9),
201 },
203 /* rpmsg vdev entry */
204 {
205 TYPE_VDEV, VIRTIO_ID_RPMSG, 0,
206 RPMSG_DSP_C0_FEATURES, 0, 0, 0, 2, { 0, 0 },
207 /* no config data */
208 },
209 /* the two vrings */
210 { DSP_MEM_RPMSG_VRING0, 4096, DSP_RPMSG_VQ0_SIZE, 1, 0 },
211 { DSP_MEM_RPMSG_VRING1, 4096, DSP_RPMSG_VQ1_SIZE, 2, 0 },
213 {
214 TYPE_CARVEOUT,
215 DSP_MEM_TEXT, 0,
216 DSP_MEM_TEXT_SIZE, 0, 0, "DSP_MEM_TEXT",
217 },
219 {
220 TYPE_CARVEOUT,
221 DSP_MEM_DATA, 0,
222 DSP_MEM_DATA_SIZE, 0, 0, "DSP_MEM_DATA",
223 },
225 {
226 TYPE_CARVEOUT,
227 DSP_MEM_HEAP, 0,
228 DSP_MEM_HEAP_SIZE, 0, 0, "DSP_MEM_HEAP",
229 },
231 {
232 TYPE_CARVEOUT,
233 DSP_MEM_IPC_DATA, 0,
234 DSP_MEM_IPC_DATA_SIZE, 0, 0, "DSP_MEM_IPC_DATA",
235 },
237 {
238 TYPE_TRACE, TRACEBUFADDR, 0x8000, 0, "trace:dsp",
239 },
241 {
242 TYPE_DEVMEM,
243 DSP_MEM_IPC_VRING, PHYS_MEM_IPC_VRING,
244 DSP_MEM_IPC_VRING_SIZE, 0, 0, "DSP_MEM_IPC_VRING",
245 },
247 {
248 TYPE_DEVMEM,
249 DSP_MEM_IOBUFS, PHYS_MEM_IOBUFS,
250 DSP_MEM_IOBUFS_SIZE, 0, 0, "DSP_MEM_IOBUFS",
251 },
253 {
254 TYPE_DEVMEM,
255 DSP_TILER_MODE_0_1, L3_TILER_MODE_0_1,
256 SZ_256M, 0, 0, "DSP_TILER_MODE_0_1",
257 },
259 {
260 TYPE_DEVMEM,
261 DSP_TILER_MODE_2, L3_TILER_MODE_2,
262 SZ_128M, 0, 0, "DSP_TILER_MODE_2",
263 },
265 {
266 TYPE_DEVMEM,
267 DSP_TILER_MODE_3, L3_TILER_MODE_3,
268 SZ_128M, 0, 0, "DSP_TILER_MODE_3",
269 },
271 {
272 TYPE_DEVMEM,
273 DSP_PERIPHERAL_L4CFG, L4_PERIPHERAL_L4CFG,
274 SZ_16M, 0, 0, "DSP_PERIPHERAL_L4CFG",
275 },
277 {
278 TYPE_DEVMEM,
279 DSP_PERIPHERAL_L4PER, L4_PERIPHERAL_L4PER,
280 SZ_16M, 0, 0, "DSP_PERIPHERAL_L4PER",
281 },
283 {
284 TYPE_DEVMEM,
285 DSP_PERIPHERAL_L4EMU, L4_PERIPHERAL_L4EMU,
286 SZ_16M, 0, 0, "DSP_PERIPHERAL_L4EMU",
287 },
289 {
290 TYPE_DEVMEM,
291 DSP_PERIPHERAL_DMM, L3_PERIPHERAL_DMM,
292 SZ_1M, 0, 0, "DSP_PERIPHERAL_DMM",
293 },
295 {
296 TYPE_DEVMEM,
297 DSP_PERIPHERAL_ISS, L3_PERIPHERAL_ISS,
298 SZ_256K, 0, 0, "DSP_PERIPHERAL_ISS",
299 },
300 };
302 #endif /* _RSC_TABLE_DSP_H_ */