[processor-sdk/pdk.git] / packages / ti / drv / sciclient / soc / sysfw / binaries / system-firmware-public-documentation / 5_soc_doc / am64x / pll_data.html
3 <!DOCTYPE html>
4 <!--[if IE 8]><html class="no-js lt-ie9" lang="en" > <![endif]-->
5 <!--[if gt IE 8]><!--> <html class="no-js" lang="en" > <!--<![endif]-->
6 <head>
7 <meta charset="utf-8">
9 <meta name="viewport" content="width=device-width, initial-scale=1.0">
11 <title>AM64X PLL Defaults — TISCI User Guide</title>
16 <link rel="shortcut icon" href="../../_static/favicon.ico"/>
29 <link rel="stylesheet" href="../../_static/css/theme.css" type="text/css" />
33 <link rel="stylesheet" href="../../_static/theme_overrides.css" type="text/css" />
37 <link rel="index" title="Index"
38 href="../../genindex.html"/>
39 <link rel="search" title="Search" href="../../search.html"/>
40 <link rel="top" title="TISCI User Guide" href="../../index.html"/>
41 <link rel="up" title="Chapter 5: SoC Family Specific Documentation" href="../index.html"/>
42 <link rel="next" title="AM64X Board Configuration Resource Assignment Type Descriptions" href="resasg_types.html"/>
43 <link rel="prev" title="AM64X Clock Identifiers" href="clocks.html"/>
46 <script src="../../_static/js/modernizr.min.js"></script>
48 </head>
50 <body class="wy-body-for-nav" role="document">
51 <header id="tiHeader">
52 <div class="top">
53 <ul>
54 <li id="top_logo">
55 <a href="http://www.ti.com">
56 <img src="../../_static/img/ti_logo.png"/>
57 </a>
58 </li>
59 </ul>
60 </div>
61 <div class="nav"></div>
62 </header>
63 <div class="wy-grid-for-nav">
66 <nav data-toggle="wy-nav-shift" class="wy-nav-side">
67 <div class="wy-side-scroll">
68 <div class="wy-side-nav-search">
72 <a href="../../index.html" class="icon icon-home"> TISCI
76 </a>
81 <div class="version">
82 08.04.02
83 </div>
88 <div role="search">
89 <form id="rtd-search-form" class="wy-form" action="../../search.html" method="get">
90 <input type="text" name="q" placeholder="Search docs" />
91 <input type="hidden" name="check_keywords" value="yes" />
92 <input type="hidden" name="area" value="default" />
93 </form>
94 </div>
97 </div>
99 <div class="wy-menu wy-menu-vertical" data-spy="affix" role="navigation" aria-label="main navigation">
103 <ul class="current">
104 <li class="toctree-l1"><a class="reference internal" href="../../1_intro/index.html">Chapter 1: Introduction</a></li>
105 <li class="toctree-l1"><a class="reference internal" href="../../2_tisci_msgs/index.html">Chapter 2: TISCI Message Documentation</a></li>
106 <li class="toctree-l1"><a class="reference internal" href="../../3_boardcfg/index.html">Chapter 3: Board Configuration</a></li>
107 <li class="toctree-l1"><a class="reference internal" href="../../4_trace/index.html">Chapter 4: Interpreting Trace Data</a></li>
108 <li class="toctree-l1 current"><a class="reference internal" href="../index.html">Chapter 5: SoC Family Specific Documentation</a><ul class="current">
109 <li class="toctree-l2"><a class="reference internal" href="../index.html#am65x-sr1">AM65x SR1</a></li>
110 <li class="toctree-l2"><a class="reference internal" href="../index.html#am65x-sr2">AM65x SR2</a></li>
111 <li class="toctree-l2 current"><a class="reference internal" href="../index.html#am64x">AM64x</a><ul class="current">
112 <li class="toctree-l3"><a class="reference internal" href="hosts.html">AM64X Host Descriptions</a></li>
113 <li class="toctree-l3"><a class="reference internal" href="devices.html">AM64X Devices Descriptions</a></li>
114 <li class="toctree-l3"><a class="reference internal" href="clocks.html">AM64X Clock Identifiers</a></li>
115 <li class="toctree-l3 current"><a class="current reference internal" href="#">AM64X PLL Defaults</a><ul>
116 <li class="toctree-l4"><a class="reference internal" href="#pll-defaults-for-am64x-device">PLL Defaults for AM64X Device</a></li>
117 </ul>
118 </li>
119 <li class="toctree-l3"><a class="reference internal" href="resasg_types.html">AM64X Board Configuration Resource Assignment Type Descriptions</a></li>
120 <li class="toctree-l3"><a class="reference internal" href="interrupt_cfg.html">AM64X Interrupt Management Device Descriptions</a></li>
121 <li class="toctree-l3"><a class="reference internal" href="ra_cfg.html">AM64X Ring Accelerator Device Descriptions</a></li>
122 <li class="toctree-l3"><a class="reference internal" href="dma_cfg.html">AM64X DMA Device Descriptions</a></li>
123 <li class="toctree-l3"><a class="reference internal" href="psil_cfg.html">AM64X PSI-L Device Descriptions</a></li>
124 <li class="toctree-l3"><a class="reference internal" href="proxy_cfg.html">AM64X Proxy Device Descriptions</a></li>
125 <li class="toctree-l3"><a class="reference internal" href="sec_proxy.html">AM64X Secure Proxy Descriptions</a></li>
126 <li class="toctree-l3"><a class="reference internal" href="processors.html">AM64X Processor Descriptions</a></li>
127 <li class="toctree-l3"><a class="reference internal" href="runtime_keystore.html">AM6 Runtime Keystore</a></li>
128 <li class="toctree-l3"><a class="reference internal" href="firewalls.html">AM64X Firewall Descriptions</a></li>
129 <li class="toctree-l3"><a class="reference internal" href="soc_devgrps.html">AM64X Device Group descriptions</a></li>
130 </ul>
131 </li>
132 <li class="toctree-l2"><a class="reference internal" href="../index.html#am62x">AM62x</a></li>
133 <li class="toctree-l2"><a class="reference internal" href="../index.html#j721e">J721E</a></li>
134 <li class="toctree-l2"><a class="reference internal" href="../index.html#j7200">J7200</a></li>
135 <li class="toctree-l2"><a class="reference internal" href="../index.html#j721s2">J721S2</a></li>
136 <li class="toctree-l2"><a class="reference internal" href="../index.html#j784s4">J784S4</a></li>
137 </ul>
138 </li>
139 <li class="toctree-l1"><a class="reference internal" href="../../6_topic_user_guides/index.html">Chapter 6: Topic User Guides</a></li>
140 </ul>
144 </div>
145 </div>
146 </nav>
148 <section data-toggle="wy-nav-shift" class="wy-nav-content-wrap">
151 <nav class="wy-nav-top" role="navigation" aria-label="top navigation">
152 <i data-toggle="wy-nav-top" class="fa fa-bars"></i>
153 <a href="../../index.html">TISCI</a>
154 </nav>
158 <div class="wy-nav-content">
159 <div class="rst-content">
166 <div role="navigation" aria-label="breadcrumbs navigation">
167 <ul class="wy-breadcrumbs">
168 <li><a href="../../index.html">Docs</a> »</li>
170 <li><a href="../index.html">Chapter 5: SoC Family Specific Documentation</a> »</li>
172 <li>AM64X PLL Defaults</li>
173 <li class="wy-breadcrumbs-aside">
177 </li>
178 </ul>
179 <hr/>
180 </div>
181 <div role="main" class="document" itemscope="itemscope" itemtype="http://schema.org/Article">
182 <div itemprop="articleBody">
184 <div class="section" id="am64x-pll-defaults">
185 <h1>AM64X PLL Defaults<a class="headerlink" href="#am64x-pll-defaults" title="Permalink to this headline">¶</a></h1>
186 <div class="section" id="pll-defaults-for-am64x-device">
187 <span id="soc-doc-am64x-public-plls-desc-intro"></span><h2>PLL Defaults for AM64X Device<a class="headerlink" href="#pll-defaults-for-am64x-device" title="Permalink to this headline">¶</a></h2>
188 <p>This chapter provides information on the PLL defaults which the System firmware programs
189 for AM64X SoC.</p>
190 <p>This is what the system firmware programs after the PM board configuration is provided.
191 The exact M and N values programmed are based on the crystal connected on the board.
192 The crystal frequency is understood by the ROM from the BOOTPINS. This value is read
193 by the System Firmware from the DEVSTAT register to determine which HFOSC is connected to the device</p>
194 <p>The System Firmware maintains a table of device clock frequency defaults at which the PLLs
195 are programmed. This document is a reference that the users of System Firmware
196 can look at to determine the default PLL configuration done during boot when PM board configuration
197 message is sent.</p>
198 <p>Once the PM Init during board configuration is complete the bootloader or application can
199 program individual clocks of individual modules to tweak the clocks based on the usecase
200 which differ from the default. The APIs to refer to setting individual module clocks are
201 <a class="reference internal" href="../../2_tisci_msgs/pm/clocks.html#pm-clocks-msg-set-freq"><span class="std std-ref">TISCI_MSG_SET_FREQ</span></a>, <a class="reference internal" href="../../2_tisci_msgs/pm/clocks.html#pm-clocks-msg-query-freq"><span class="std std-ref">TISCI_MSG_QUERY_FREQ</span></a>.</p>
202 <p>The following table gives the PLL configurations for the input crystal Frequency of 19.2 MHz.</p>
203 <table border="1" class="docutils">
204 <colgroup>
205 <col width="20%" />
206 <col width="11%" />
207 <col width="4%" />
208 <col width="3%" />
209 <col width="9%" />
210 <col width="3%" />
211 <col width="6%" />
212 <col width="6%" />
213 <col width="6%" />
214 <col width="6%" />
215 <col width="6%" />
216 <col width="6%" />
217 <col width="6%" />
218 <col width="6%" />
219 <col width="6%" />
220 </colgroup>
221 <thead valign="bottom">
222 <tr class="row-odd"><th class="head">PLL Name</th>
223 <th class="head">CLKOUT Freq (Hz)</th>
224 <th class="head">N+1</th>
225 <th class="head">M</th>
226 <th class="head">Fractional M</th>
227 <th class="head">M2</th>
228 <th class="head">HSDIV0</th>
229 <th class="head">HSDIV1</th>
230 <th class="head">HSDIV2</th>
231 <th class="head">HSDIV3</th>
232 <th class="head">HSDIV4</th>
233 <th class="head">HSDIV5</th>
234 <th class="head">HSDIV6</th>
235 <th class="head">HSDIV7</th>
236 <th class="head">HSDIV8</th>
237 </tr>
238 </thead>
239 <tbody valign="top">
240 <tr class="row-even"><td>MCU (PLLFRACF_SSMOD_16FFT_MCU_0)</td>
241 <td>2400000000U</td>
242 <td>1</td>
243 <td>125</td>
244 <td>0</td>
245 <td>1</td>
246 <td>6</td>
247 <td>25</td>
248 <td>25</td>
249 <td>12</td>
250 <td>12</td>
251 <td>NA</td>
252 <td>NA</td>
253 <td>NA</td>
254 <td>NA</td>
255 </tr>
256 <tr class="row-odd"><td>MAIN (PLLFRACF_SSMOD_16FFT_MAIN_0)</td>
257 <td>1000000000U</td>
258 <td>3</td>
259 <td>312</td>
260 <td>8388608</td>
261 <td>2</td>
262 <td>4</td>
263 <td>10</td>
264 <td>25</td>
265 <td>15</td>
266 <td>8</td>
267 <td>5</td>
268 <td>5</td>
269 <td>5</td>
270 <td>8</td>
271 </tr>
272 <tr class="row-even"><td>PER0 (PLLFRACF_SSMOD_16FFT_MAIN_1)</td>
273 <td>960000000U</td>
274 <td>1</td>
275 <td>100</td>
276 <td>0</td>
277 <td>2</td>
278 <td>10</td>
279 <td>12</td>
280 <td>5</td>
281 <td>10</td>
282 <td>80</td>
283 <td>6</td>
284 <td>16</td>
285 <td>NA</td>
286 <td>NA</td>
287 </tr>
288 <tr class="row-odd"><td>PER1 (PLLFRACF_SSMOD_16FFT_MAIN_2)</td>
289 <td>1800000000U</td>
290 <td>1</td>
291 <td>93</td>
292 <td>12582912</td>
293 <td>1</td>
294 <td>8</td>
295 <td>NA</td>
296 <td>9</td>
297 <td>6</td>
298 <td>18</td>
299 <td>8</td>
300 <td>8</td>
301 <td>18</td>
302 <td>30</td>
303 </tr>
304 <tr class="row-even"><td>ARM0 (PLLFRACF_SSMOD_16FFT_MAIN_8)</td>
305 <td>2000000000U</td>
306 <td>3</td>
307 <td>312</td>
308 <td>8388608</td>
309 <td>1</td>
310 <td>2</td>
311 <td>NA</td>
312 <td>NA</td>
313 <td>NA</td>
314 <td>NA</td>
315 <td>NA</td>
316 <td>NA</td>
317 <td>NA</td>
318 <td>NA</td>
319 </tr>
320 <tr class="row-odd"><td>DDR (PLLFRACF_SSMOD_16FFT_MAIN_12)</td>
321 <td>1600000000U</td>
322 <td>3</td>
323 <td>250</td>
324 <td>0</td>
325 <td>1</td>
326 <td>4</td>
327 <td>NA</td>
328 <td>NA</td>
329 <td>NA</td>
330 <td>NA</td>
331 <td>NA</td>
332 <td>NA</td>
333 <td>NA</td>
334 <td>NA</td>
335 </tr>
336 <tr class="row-even"><td>R5F (PLLFRACF_SSMOD_16FFT_MAIN_14)</td>
337 <td>2400000000U</td>
338 <td>1</td>
339 <td>125</td>
340 <td>0</td>
341 <td>1</td>
342 <td>3</td>
343 <td>3</td>
344 <td>NA</td>
345 <td>NA</td>
346 <td>NA</td>
347 <td>NA</td>
348 <td>NA</td>
349 <td>NA</td>
350 <td>NA</td>
351 </tr>
352 </tbody>
353 </table>
354 <p>The following table gives the PLL configurations for the input crystal Frequency of 20.0 MHz.</p>
355 <table border="1" class="docutils">
356 <colgroup>
357 <col width="20%" />
358 <col width="11%" />
359 <col width="4%" />
360 <col width="3%" />
361 <col width="9%" />
362 <col width="3%" />
363 <col width="6%" />
364 <col width="6%" />
365 <col width="6%" />
366 <col width="6%" />
367 <col width="6%" />
368 <col width="6%" />
369 <col width="6%" />
370 <col width="6%" />
371 <col width="6%" />
372 </colgroup>
373 <thead valign="bottom">
374 <tr class="row-odd"><th class="head">PLL Name</th>
375 <th class="head">CLKOUT Freq (Hz)</th>
376 <th class="head">N+1</th>
377 <th class="head">M</th>
378 <th class="head">Fractional M</th>
379 <th class="head">M2</th>
380 <th class="head">HSDIV0</th>
381 <th class="head">HSDIV1</th>
382 <th class="head">HSDIV2</th>
383 <th class="head">HSDIV3</th>
384 <th class="head">HSDIV4</th>
385 <th class="head">HSDIV5</th>
386 <th class="head">HSDIV6</th>
387 <th class="head">HSDIV7</th>
388 <th class="head">HSDIV8</th>
389 </tr>
390 </thead>
391 <tbody valign="top">
392 <tr class="row-even"><td>MCU (PLLFRACF_SSMOD_16FFT_MCU_0)</td>
393 <td>2400000000U</td>
394 <td>1</td>
395 <td>120</td>
396 <td>0</td>
397 <td>1</td>
398 <td>6</td>
399 <td>25</td>
400 <td>25</td>
401 <td>12</td>
402 <td>12</td>
403 <td>NA</td>
404 <td>NA</td>
405 <td>NA</td>
406 <td>NA</td>
407 </tr>
408 <tr class="row-odd"><td>MAIN (PLLFRACF_SSMOD_16FFT_MAIN_0)</td>
409 <td>1000000000U</td>
410 <td>1</td>
411 <td>100</td>
412 <td>0</td>
413 <td>2</td>
414 <td>4</td>
415 <td>10</td>
416 <td>25</td>
417 <td>15</td>
418 <td>8</td>
419 <td>5</td>
420 <td>5</td>
421 <td>5</td>
422 <td>8</td>
423 </tr>
424 <tr class="row-even"><td>PER0 (PLLFRACF_SSMOD_16FFT_MAIN_1)</td>
425 <td>960000000U</td>
426 <td>1</td>
427 <td>96</td>
428 <td>0</td>
429 <td>2</td>
430 <td>10</td>
431 <td>12</td>
432 <td>5</td>
433 <td>10</td>
434 <td>80</td>
435 <td>6</td>
436 <td>16</td>
437 <td>NA</td>
438 <td>NA</td>
439 </tr>
440 <tr class="row-odd"><td>PER1 (PLLFRACF_SSMOD_16FFT_MAIN_2)</td>
441 <td>1800000000U</td>
442 <td>1</td>
443 <td>90</td>
444 <td>0</td>
445 <td>1</td>
446 <td>8</td>
447 <td>NA</td>
448 <td>9</td>
449 <td>6</td>
450 <td>18</td>
451 <td>8</td>
452 <td>8</td>
453 <td>18</td>
454 <td>30</td>
455 </tr>
456 <tr class="row-even"><td>ARM0 (PLLFRACF_SSMOD_16FFT_MAIN_8)</td>
457 <td>2000000000U</td>
458 <td>1</td>
459 <td>100</td>
460 <td>0</td>
461 <td>1</td>
462 <td>2</td>
463 <td>NA</td>
464 <td>NA</td>
465 <td>NA</td>
466 <td>NA</td>
467 <td>NA</td>
468 <td>NA</td>
469 <td>NA</td>
470 <td>NA</td>
471 </tr>
472 <tr class="row-odd"><td>DDR (PLLFRACF_SSMOD_16FFT_MAIN_12)</td>
473 <td>1600000000U</td>
474 <td>1</td>
475 <td>80</td>
476 <td>0</td>
477 <td>1</td>
478 <td>4</td>
479 <td>NA</td>
480 <td>NA</td>
481 <td>NA</td>
482 <td>NA</td>
483 <td>NA</td>
484 <td>NA</td>
485 <td>NA</td>
486 <td>NA</td>
487 </tr>
488 <tr class="row-even"><td>R5F (PLLFRACF_SSMOD_16FFT_MAIN_14)</td>
489 <td>2400000000U</td>
490 <td>1</td>
491 <td>120</td>
492 <td>0</td>
493 <td>1</td>
494 <td>3</td>
495 <td>3</td>
496 <td>NA</td>
497 <td>NA</td>
498 <td>NA</td>
499 <td>NA</td>
500 <td>NA</td>
501 <td>NA</td>
502 <td>NA</td>
503 </tr>
504 </tbody>
505 </table>
506 <p>The following table gives the PLL configurations for the input crystal Frequency of 24.0 MHz.</p>
507 <table border="1" class="docutils">
508 <colgroup>
509 <col width="20%" />
510 <col width="11%" />
511 <col width="4%" />
512 <col width="3%" />
513 <col width="9%" />
514 <col width="3%" />
515 <col width="6%" />
516 <col width="6%" />
517 <col width="6%" />
518 <col width="6%" />
519 <col width="6%" />
520 <col width="6%" />
521 <col width="6%" />
522 <col width="6%" />
523 <col width="6%" />
524 </colgroup>
525 <thead valign="bottom">
526 <tr class="row-odd"><th class="head">PLL Name</th>
527 <th class="head">CLKOUT Freq (Hz)</th>
528 <th class="head">N+1</th>
529 <th class="head">M</th>
530 <th class="head">Fractional M</th>
531 <th class="head">M2</th>
532 <th class="head">HSDIV0</th>
533 <th class="head">HSDIV1</th>
534 <th class="head">HSDIV2</th>
535 <th class="head">HSDIV3</th>
536 <th class="head">HSDIV4</th>
537 <th class="head">HSDIV5</th>
538 <th class="head">HSDIV6</th>
539 <th class="head">HSDIV7</th>
540 <th class="head">HSDIV8</th>
541 </tr>
542 </thead>
543 <tbody valign="top">
544 <tr class="row-even"><td>MCU (PLLFRACF_SSMOD_16FFT_MCU_0)</td>
545 <td>2400000000U</td>
546 <td>1</td>
547 <td>100</td>
548 <td>0</td>
549 <td>1</td>
550 <td>6</td>
551 <td>25</td>
552 <td>25</td>
553 <td>12</td>
554 <td>12</td>
555 <td>NA</td>
556 <td>NA</td>
557 <td>NA</td>
558 <td>NA</td>
559 </tr>
560 <tr class="row-odd"><td>MAIN (PLLFRACF_SSMOD_16FFT_MAIN_0)</td>
561 <td>1000000000U</td>
562 <td>1</td>
563 <td>83</td>
564 <td>5592406</td>
565 <td>2</td>
566 <td>4</td>
567 <td>10</td>
568 <td>25</td>
569 <td>15</td>
570 <td>8</td>
571 <td>5</td>
572 <td>5</td>
573 <td>5</td>
574 <td>8</td>
575 </tr>
576 <tr class="row-even"><td>PER0 (PLLFRACF_SSMOD_16FFT_MAIN_1)</td>
577 <td>960000000U</td>
578 <td>1</td>
579 <td>80</td>
580 <td>0</td>
581 <td>2</td>
582 <td>10</td>
583 <td>12</td>
584 <td>5</td>
585 <td>10</td>
586 <td>80</td>
587 <td>6</td>
588 <td>16</td>
589 <td>NA</td>
590 <td>NA</td>
591 </tr>
592 <tr class="row-odd"><td>PER1 (PLLFRACF_SSMOD_16FFT_MAIN_2)</td>
593 <td>1800000000U</td>
594 <td>1</td>
595 <td>75</td>
596 <td>0</td>
597 <td>1</td>
598 <td>8</td>
599 <td>NA</td>
600 <td>9</td>
601 <td>6</td>
602 <td>18</td>
603 <td>8</td>
604 <td>8</td>
605 <td>18</td>
606 <td>30</td>
607 </tr>
608 <tr class="row-even"><td>ARM0 (PLLFRACF_SSMOD_16FFT_MAIN_8)</td>
609 <td>2000000000U</td>
610 <td>1</td>
611 <td>83</td>
612 <td>5592406</td>
613 <td>1</td>
614 <td>2</td>
615 <td>NA</td>
616 <td>NA</td>
617 <td>NA</td>
618 <td>NA</td>
619 <td>NA</td>
620 <td>NA</td>
621 <td>NA</td>
622 <td>NA</td>
623 </tr>
624 <tr class="row-odd"><td>DDR (PLLFRACF_SSMOD_16FFT_MAIN_12)</td>
625 <td>1600000000U</td>
626 <td>1</td>
627 <td>66</td>
628 <td>11184811</td>
629 <td>1</td>
630 <td>4</td>
631 <td>NA</td>
632 <td>NA</td>
633 <td>NA</td>
634 <td>NA</td>
635 <td>NA</td>
636 <td>NA</td>
637 <td>NA</td>
638 <td>NA</td>
639 </tr>
640 <tr class="row-even"><td>R5F (PLLFRACF_SSMOD_16FFT_MAIN_14)</td>
641 <td>2400000000U</td>
642 <td>1</td>
643 <td>100</td>
644 <td>0</td>
645 <td>1</td>
646 <td>3</td>
647 <td>3</td>
648 <td>NA</td>
649 <td>NA</td>
650 <td>NA</td>
651 <td>NA</td>
652 <td>NA</td>
653 <td>NA</td>
654 <td>NA</td>
655 </tr>
656 </tbody>
657 </table>
658 <p>The following table gives the PLL configurations for the input crystal Frequency of 25.0 MHz.</p>
659 <table border="1" class="docutils">
660 <colgroup>
661 <col width="20%" />
662 <col width="11%" />
663 <col width="4%" />
664 <col width="3%" />
665 <col width="9%" />
666 <col width="3%" />
667 <col width="6%" />
668 <col width="6%" />
669 <col width="6%" />
670 <col width="6%" />
671 <col width="6%" />
672 <col width="6%" />
673 <col width="6%" />
674 <col width="6%" />
675 <col width="6%" />
676 </colgroup>
677 <thead valign="bottom">
678 <tr class="row-odd"><th class="head">PLL Name</th>
679 <th class="head">CLKOUT Freq (Hz)</th>
680 <th class="head">N+1</th>
681 <th class="head">M</th>
682 <th class="head">Fractional M</th>
683 <th class="head">M2</th>
684 <th class="head">HSDIV0</th>
685 <th class="head">HSDIV1</th>
686 <th class="head">HSDIV2</th>
687 <th class="head">HSDIV3</th>
688 <th class="head">HSDIV4</th>
689 <th class="head">HSDIV5</th>
690 <th class="head">HSDIV6</th>
691 <th class="head">HSDIV7</th>
692 <th class="head">HSDIV8</th>
693 </tr>
694 </thead>
695 <tbody valign="top">
696 <tr class="row-even"><td>MCU (PLLFRACF_SSMOD_16FFT_MCU_0)</td>
697 <td>2400000000U</td>
698 <td>1</td>
699 <td>96</td>
700 <td>0</td>
701 <td>1</td>
702 <td>6</td>
703 <td>25</td>
704 <td>25</td>
705 <td>12</td>
706 <td>12</td>
707 <td>NA</td>
708 <td>NA</td>
709 <td>NA</td>
710 <td>NA</td>
711 </tr>
712 <tr class="row-odd"><td>MAIN (PLLFRACF_SSMOD_16FFT_MAIN_0)</td>
713 <td>1000000000U</td>
714 <td>1</td>
715 <td>80</td>
716 <td>0</td>
717 <td>2</td>
718 <td>4</td>
719 <td>10</td>
720 <td>25</td>
721 <td>15</td>
722 <td>8</td>
723 <td>5</td>
724 <td>5</td>
725 <td>5</td>
726 <td>8</td>
727 </tr>
728 <tr class="row-even"><td>PER0 (PLLFRACF_SSMOD_16FFT_MAIN_1)</td>
729 <td>960000000U</td>
730 <td>5</td>
731 <td>384</td>
732 <td>0</td>
733 <td>2</td>
734 <td>10</td>
735 <td>12</td>
736 <td>5</td>
737 <td>10</td>
738 <td>80</td>
739 <td>6</td>
740 <td>16</td>
741 <td>NA</td>
742 <td>NA</td>
743 </tr>
744 <tr class="row-odd"><td>PER1 (PLLFRACF_SSMOD_16FFT_MAIN_2)</td>
745 <td>1800000000U</td>
746 <td>1</td>
747 <td>72</td>
748 <td>0</td>
749 <td>1</td>
750 <td>8</td>
751 <td>NA</td>
752 <td>9</td>
753 <td>6</td>
754 <td>18</td>
755 <td>8</td>
756 <td>8</td>
757 <td>18</td>
758 <td>30</td>
759 </tr>
760 <tr class="row-even"><td>ARM0 (PLLFRACF_SSMOD_16FFT_MAIN_8)</td>
761 <td>2000000000U</td>
762 <td>1</td>
763 <td>80</td>
764 <td>0</td>
765 <td>1</td>
766 <td>2</td>
767 <td>NA</td>
768 <td>NA</td>
769 <td>NA</td>
770 <td>NA</td>
771 <td>NA</td>
772 <td>NA</td>
773 <td>NA</td>
774 <td>NA</td>
775 </tr>
776 <tr class="row-odd"><td>DDR (PLLFRACF_SSMOD_16FFT_MAIN_12)</td>
777 <td>1600000000U</td>
778 <td>1</td>
779 <td>64</td>
780 <td>0</td>
781 <td>1</td>
782 <td>4</td>
783 <td>NA</td>
784 <td>NA</td>
785 <td>NA</td>
786 <td>NA</td>
787 <td>NA</td>
788 <td>NA</td>
789 <td>NA</td>
790 <td>NA</td>
791 </tr>
792 <tr class="row-even"><td>R5F (PLLFRACF_SSMOD_16FFT_MAIN_14)</td>
793 <td>2400000000U</td>
794 <td>1</td>
795 <td>96</td>
796 <td>0</td>
797 <td>1</td>
798 <td>3</td>
799 <td>3</td>
800 <td>NA</td>
801 <td>NA</td>
802 <td>NA</td>
803 <td>NA</td>
804 <td>NA</td>
805 <td>NA</td>
806 <td>NA</td>
807 </tr>
808 </tbody>
809 </table>
810 <p>The following table gives the PLL configurations for the input crystal Frequency of 26.0 MHz.</p>
811 <table border="1" class="docutils">
812 <colgroup>
813 <col width="20%" />
814 <col width="11%" />
815 <col width="4%" />
816 <col width="3%" />
817 <col width="9%" />
818 <col width="3%" />
819 <col width="6%" />
820 <col width="6%" />
821 <col width="6%" />
822 <col width="6%" />
823 <col width="6%" />
824 <col width="6%" />
825 <col width="6%" />
826 <col width="6%" />
827 <col width="6%" />
828 </colgroup>
829 <thead valign="bottom">
830 <tr class="row-odd"><th class="head">PLL Name</th>
831 <th class="head">CLKOUT Freq (Hz)</th>
832 <th class="head">N+1</th>
833 <th class="head">M</th>
834 <th class="head">Fractional M</th>
835 <th class="head">M2</th>
836 <th class="head">HSDIV0</th>
837 <th class="head">HSDIV1</th>
838 <th class="head">HSDIV2</th>
839 <th class="head">HSDIV3</th>
840 <th class="head">HSDIV4</th>
841 <th class="head">HSDIV5</th>
842 <th class="head">HSDIV6</th>
843 <th class="head">HSDIV7</th>
844 <th class="head">HSDIV8</th>
845 </tr>
846 </thead>
847 <tbody valign="top">
848 <tr class="row-even"><td>MCU (PLLFRACF_SSMOD_16FFT_MCU_0)</td>
849 <td>2400000000U</td>
850 <td>1</td>
851 <td>92</td>
852 <td>5162221</td>
853 <td>1</td>
854 <td>6</td>
855 <td>25</td>
856 <td>25</td>
857 <td>12</td>
858 <td>12</td>
859 <td>NA</td>
860 <td>NA</td>
861 <td>NA</td>
862 <td>NA</td>
863 </tr>
864 <tr class="row-odd"><td>MAIN (PLLFRACF_SSMOD_16FFT_MAIN_0)</td>
865 <td>1000000000U</td>
866 <td>1</td>
867 <td>76</td>
868 <td>15486661</td>
869 <td>2</td>
870 <td>4</td>
871 <td>10</td>
872 <td>25</td>
873 <td>15</td>
874 <td>8</td>
875 <td>5</td>
876 <td>5</td>
877 <td>5</td>
878 <td>8</td>
879 </tr>
880 <tr class="row-even"><td>PER0 (PLLFRACF_SSMOD_16FFT_MAIN_1)</td>
881 <td>960000000U</td>
882 <td>1</td>
883 <td>73</td>
884 <td>14196106</td>
885 <td>2</td>
886 <td>10</td>
887 <td>12</td>
888 <td>5</td>
889 <td>10</td>
890 <td>80</td>
891 <td>6</td>
892 <td>16</td>
893 <td>NA</td>
894 <td>NA</td>
895 </tr>
896 <tr class="row-odd"><td>PER1 (PLLFRACF_SSMOD_16FFT_MAIN_2)</td>
897 <td>1800000000U</td>
898 <td>2</td>
899 <td>138</td>
900 <td>7743331</td>
901 <td>1</td>
902 <td>8</td>
903 <td>NA</td>
904 <td>9</td>
905 <td>6</td>
906 <td>18</td>
907 <td>8</td>
908 <td>8</td>
909 <td>18</td>
910 <td>30</td>
911 </tr>
912 <tr class="row-even"><td>ARM0 (PLLFRACF_SSMOD_16FFT_MAIN_8)</td>
913 <td>2000000000U</td>
914 <td>1</td>
915 <td>76</td>
916 <td>15486661</td>
917 <td>1</td>
918 <td>2</td>
919 <td>NA</td>
920 <td>NA</td>
921 <td>NA</td>
922 <td>NA</td>
923 <td>NA</td>
924 <td>NA</td>
925 <td>NA</td>
926 <td>NA</td>
927 </tr>
928 <tr class="row-odd"><td>DDR (PLLFRACF_SSMOD_16FFT_MAIN_12)</td>
929 <td>1600000000U</td>
930 <td>1</td>
931 <td>61</td>
932 <td>9033886</td>
933 <td>1</td>
934 <td>4</td>
935 <td>NA</td>
936 <td>NA</td>
937 <td>NA</td>
938 <td>NA</td>
939 <td>NA</td>
940 <td>NA</td>
941 <td>NA</td>
942 <td>NA</td>
943 </tr>
944 <tr class="row-even"><td>R5F (PLLFRACF_SSMOD_16FFT_MAIN_14)</td>
945 <td>2400000000U</td>
946 <td>2</td>
947 <td>184</td>
948 <td>10324441</td>
949 <td>1</td>
950 <td>3</td>
951 <td>3</td>
952 <td>NA</td>
953 <td>NA</td>
954 <td>NA</td>
955 <td>NA</td>
956 <td>NA</td>
957 <td>NA</td>
958 <td>NA</td>
959 </tr>
960 </tbody>
961 </table>
962 <p>The following table gives the PLL configurations for the input crystal Frequency of 27.0 MHz.</p>
963 <table border="1" class="docutils">
964 <colgroup>
965 <col width="20%" />
966 <col width="11%" />
967 <col width="4%" />
968 <col width="3%" />
969 <col width="9%" />
970 <col width="3%" />
971 <col width="6%" />
972 <col width="6%" />
973 <col width="6%" />
974 <col width="6%" />
975 <col width="6%" />
976 <col width="6%" />
977 <col width="6%" />
978 <col width="6%" />
979 <col width="6%" />
980 </colgroup>
981 <thead valign="bottom">
982 <tr class="row-odd"><th class="head">PLL Name</th>
983 <th class="head">CLKOUT Freq (Hz)</th>
984 <th class="head">N+1</th>
985 <th class="head">M</th>
986 <th class="head">Fractional M</th>
987 <th class="head">M2</th>
988 <th class="head">HSDIV0</th>
989 <th class="head">HSDIV1</th>
990 <th class="head">HSDIV2</th>
991 <th class="head">HSDIV3</th>
992 <th class="head">HSDIV4</th>
993 <th class="head">HSDIV5</th>
994 <th class="head">HSDIV6</th>
995 <th class="head">HSDIV7</th>
996 <th class="head">HSDIV8</th>
997 </tr>
998 </thead>
999 <tbody valign="top">
1000 <tr class="row-even"><td>MCU (PLLFRACF_SSMOD_16FFT_MCU_0)</td>
1001 <td>2400000000U</td>
1002 <td>1</td>
1003 <td>88</td>
1004 <td>14913081</td>
1005 <td>1</td>
1006 <td>6</td>
1007 <td>25</td>
1008 <td>25</td>
1009 <td>12</td>
1010 <td>12</td>
1011 <td>NA</td>
1012 <td>NA</td>
1013 <td>NA</td>
1014 <td>NA</td>
1015 </tr>
1016 <tr class="row-odd"><td>MAIN (PLLFRACF_SSMOD_16FFT_MAIN_0)</td>
1017 <td>1000000000U</td>
1018 <td>1</td>
1019 <td>74</td>
1020 <td>1242757</td>
1021 <td>2</td>
1022 <td>4</td>
1023 <td>10</td>
1024 <td>25</td>
1025 <td>15</td>
1026 <td>8</td>
1027 <td>5</td>
1028 <td>5</td>
1029 <td>5</td>
1030 <td>8</td>
1031 </tr>
1032 <tr class="row-even"><td>PER0 (PLLFRACF_SSMOD_16FFT_MAIN_1)</td>
1033 <td>960000000U</td>
1034 <td>5</td>
1035 <td>355</td>
1036 <td>9320676</td>
1037 <td>2</td>
1038 <td>10</td>
1039 <td>12</td>
1040 <td>5</td>
1041 <td>10</td>
1042 <td>80</td>
1043 <td>6</td>
1044 <td>16</td>
1045 <td>NA</td>
1046 <td>NA</td>
1047 </tr>
1048 <tr class="row-odd"><td>PER1 (PLLFRACF_SSMOD_16FFT_MAIN_2)</td>
1049 <td>1800000000U</td>
1050 <td>1</td>
1051 <td>66</td>
1052 <td>11184811</td>
1053 <td>1</td>
1054 <td>8</td>
1055 <td>NA</td>
1056 <td>9</td>
1057 <td>6</td>
1058 <td>18</td>
1059 <td>8</td>
1060 <td>8</td>
1061 <td>18</td>
1062 <td>30</td>
1063 </tr>
1064 <tr class="row-even"><td>ARM0 (PLLFRACF_SSMOD_16FFT_MAIN_8)</td>
1065 <td>2000000000U</td>
1066 <td>1</td>
1067 <td>74</td>
1068 <td>1242757</td>
1069 <td>1</td>
1070 <td>2</td>
1071 <td>NA</td>
1072 <td>NA</td>
1073 <td>NA</td>
1074 <td>NA</td>
1075 <td>NA</td>
1076 <td>NA</td>
1077 <td>NA</td>
1078 <td>NA</td>
1079 </tr>
1080 <tr class="row-odd"><td>DDR (PLLFRACF_SSMOD_16FFT_MAIN_12)</td>
1081 <td>1600000000U</td>
1082 <td>1</td>
1083 <td>59</td>
1084 <td>4349649</td>
1085 <td>1</td>
1086 <td>4</td>
1087 <td>NA</td>
1088 <td>NA</td>
1089 <td>NA</td>
1090 <td>NA</td>
1091 <td>NA</td>
1092 <td>NA</td>
1093 <td>NA</td>
1094 <td>NA</td>
1095 </tr>
1096 <tr class="row-even"><td>R5F (PLLFRACF_SSMOD_16FFT_MAIN_14)</td>
1097 <td>2400000000U</td>
1098 <td>1</td>
1099 <td>88</td>
1100 <td>14913081</td>
1101 <td>1</td>
1102 <td>3</td>
1103 <td>3</td>
1104 <td>NA</td>
1105 <td>NA</td>
1106 <td>NA</td>
1107 <td>NA</td>
1108 <td>NA</td>
1109 <td>NA</td>
1110 <td>NA</td>
1111 </tr>
1112 </tbody>
1113 </table>
1114 </div>
1115 </div>
1118 </div>
1119 </div>
1120 <footer>
1122 <div class="rst-footer-buttons" role="navigation" aria-label="footer navigation">
1124 <a href="resasg_types.html" class="btn btn-neutral float-right" title="AM64X Board Configuration Resource Assignment Type Descriptions" accesskey="n">Next <span class="fa fa-arrow-circle-right"></span></a>
1127 <a href="clocks.html" class="btn btn-neutral" title="AM64X Clock Identifiers" accesskey="p"><span class="fa fa-arrow-circle-left"></span> Previous</a>
1129 </div>
1132 <hr/>
1134 <div role="contentinfo">
1135 <p>
1136 <a href="http://www.ti.com/corp/docs/legal/copyright.shtml">© Copyright 2016-2022</a>, Texas Instruments Incorporated. All rights reserved. <br>
1137 <a href="http://www.ti.com/corp/docs/legal/trademark/trademrk.htm">Trademarks</a> | <a href="http://www.ti.com/corp/docs/legal/privacy.shtml">Privacy policy</a> | <a href="http://www.ti.com/corp/docs/legal/termsofuse.shtml">Terms of use</a> | <a href="http://www.ti.com/lsds/ti/legal/termsofsale.page">Terms of sale</a>
1139 </p>
1140 </div>
1142 </footer>
1144 </div>
1145 </div>
1147 </section>
1149 </div>
1155 <script type="text/javascript">
1156 var DOCUMENTATION_OPTIONS = {
1157 URL_ROOT:'../../',
1158 VERSION:'08.04.02',
1159 COLLAPSE_INDEX:false,
1160 FILE_SUFFIX:'.html',
1161 HAS_SOURCE: true
1162 };
1163 </script>
1164 <script type="text/javascript" src="../../_static/jquery.js"></script>
1165 <script type="text/javascript" src="../../_static/underscore.js"></script>
1166 <script type="text/javascript" src="../../_static/doctools.js"></script>
1167 <script type="text/javascript" src="https://cdnjs.cloudflare.com/ajax/libs/mathjax/2.7.1/MathJax.js?config=TeX-AMS-MML_HTMLorMML"></script>
1169 <script src="http://www.ti.com/assets/js/headerfooter/analytics.js" type="text/javascript" charset="utf-8"></script>
1175 <script type="text/javascript" src="../../_static/js/theme.js"></script>
1180 <script type="text/javascript">
1181 jQuery(function () {
1182 SphinxRtdTheme.StickyNav.enable();
1183 });
1185 var menuHeight = window.innerHeight;
1187 var contentOffset = $(".wy-nav-content-wrap").offset();
1188 var contentHeight = $(".wy-nav-content-wrap").height();
1189 var contentBottom = contentOffset.top + contentHeight;
1191 function setNavbarTop() {
1192 var scrollTop = $(window).scrollTop();
1193 var maxTop = scrollTop + menuHeight;
1195 // If past the header
1196 if (scrollTop > contentOffset.top && maxTop < contentBottom) {
1197 stickyTop = scrollTop - contentOffset.top;
1198 } else if (maxTop > contentBottom) {
1199 stickyTop = scrollTop - contentOffset.top - (maxTop - contentBottom);
1200 } else {
1201 stickyTop = 0;
1202 }
1204 $(".wy-nav-side").css("top", stickyTop);
1205 }
1207 $(document).ready(function() {
1208 setNavbarTop();
1209 $(window).scroll(function () {
1210 setNavbarTop();
1211 });
1213 $('body').on("mousewheel", function () {
1214 // Remove default behavior
1215 event.preventDefault();
1216 // Scroll without smoothing
1217 var wheelDelta = event.wheelDelta;
1218 var currentScrollPosition = window.pageYOffset;
1219 window.scrollTo(0, currentScrollPosition - wheelDelta);
1220 });
1221 });
1222 </script>
1225 </body>
1226 </html>