]> Gitweb @ Texas Instruments - Open Source Git Repositories - git.TI.com/gitweb - processor-sdk/pdk.git/blob - packages/ti/drv/sciclient/soc/sysfw/binaries/system-firmware-public-documentation/_sources/5_soc_doc/am64x/hosts.rst.txt
[OSAL]: Added testcase for task sub module
[processor-sdk/pdk.git] / packages / ti / drv / sciclient / soc / sysfw / binaries / system-firmware-public-documentation / _sources / 5_soc_doc / am64x / hosts.rst.txt
1 =======================
2 AM64X Host Descriptions
3 =======================
5 .. _soc_doc_am64x_public_host_desc_intro:
7 Introduction
8 ============
10 This chapter provides information of Host IDs that are permitted in
11 the AM64X SoC. These host IDs represent processing entities (or PEs)
12 which is mandatory identification of a Host in a processor.
14 Typically a host is a 'compute entity' which may be an actual
15 processor or even a virtual machine. We just use host or processing
16 entity to indicate the same thing.
18 .. _soc_doc_am64x_public_host_desc_host_list:
20 Enumeration of Host IDs
21 =======================
23 +-----------+-------------+-------------------+--------------------------------------------+
24 |   Host ID | Host Name   | Security Status   | Description                                |
25 +===========+=============+===================+============================================+
26 |         0 | DMSC        | Secure            | Device Management and Security Control     |
27 +-----------+-------------+-------------------+--------------------------------------------+
28 |        35 | MAIN_0_R5_0 | Secure            | Cortex R5_0 context 0 on Main island(BOOT) |
29 +-----------+-------------+-------------------+--------------------------------------------+
30 |        36 | MAIN_0_R5_1 | Non Secure        | Cortex R5_0 context 1 on Main island       |
31 +-----------+-------------+-------------------+--------------------------------------------+
32 |        37 | MAIN_0_R5_2 | Secure            | Cortex R5_0 context 2 on Main island       |
33 +-----------+-------------+-------------------+--------------------------------------------+
34 |        38 | MAIN_0_R5_3 | Non Secure        | Cortex R5_0 context 3 on Main island       |
35 +-----------+-------------+-------------------+--------------------------------------------+
36 |        10 | A53_0       | Secure            | Cortex a53 context 0 on Main island        |
37 +-----------+-------------+-------------------+--------------------------------------------+
38 |        11 | A53_1       | Secure            | Cortex A53 context 1 on Main island        |
39 +-----------+-------------+-------------------+--------------------------------------------+
40 |        12 | A53_2       | Non Secure        | Cortex A53 context 2 on Main island        |
41 +-----------+-------------+-------------------+--------------------------------------------+
42 |        13 | A53_3       | Non Secure        | Cortex A53 context 3 on Main island        |
43 +-----------+-------------+-------------------+--------------------------------------------+
44 |        30 | M4_0        | Non Secure        | M4                                         |
45 +-----------+-------------+-------------------+--------------------------------------------+
46 |        40 | MAIN_1_R5_0 | Secure            | Cortex R5_1 context 0 on Main island       |
47 +-----------+-------------+-------------------+--------------------------------------------+
48 |        41 | MAIN_1_R5_1 | Non Secure        | Cortex R5_1 context 1 on Main island       |
49 +-----------+-------------+-------------------+--------------------------------------------+
50 |        42 | MAIN_1_R5_2 | Secure            | Cortex R5_1 context 2 on Main island       |
51 +-----------+-------------+-------------------+--------------------------------------------+
52 |        43 | MAIN_1_R5_3 | Non Secure        | Cortex R5_1 context 3 on Main island       |
53 +-----------+-------------+-------------------+--------------------------------------------+
54 |        14 | A53_4       | Non Secure        | Cortex A53 context 1 on Main island        |
55 +-----------+-------------+-------------------+--------------------------------------------+
57 .. note::
59    * Description provides an intended purpose
60      of the host ID, though on some systems,
61      this might be used differently, backing memory and
62      link allocations are made with the specified purpose
63      in mind
64    * Security Status provides an intended purpose for the
65      Host context