]> Gitweb @ Texas Instruments - Open Source Git Repositories - git.TI.com/gitweb - rpmsg/rpmsg.git/commitdiff
ARM: OMAP5: hwmod_data: add data for IPU & DSP processors
authorSuman Anna <s-anna@ti.com>
Mon, 25 Nov 2013 17:53:43 +0000 (11:53 -0600)
committerSuman Anna <s-anna@ti.com>
Tue, 27 Feb 2018 03:32:28 +0000 (21:32 -0600)
OMAP5, like OMAP4, also has an IPU and a DSP processor subsystems.
The relevant hwmod classes and data structures are added for these
devices.

Do note that these hwmod data strucutures do not have a .modulemode
field as the devices are managed together with their corresponding
MMUs. Each of the processor subsystem and its MMU are present within
the same clock domain and requires the domain be clocked and enabled
until the last entity is disabled. The module is disabled properly
during the omap_device_idle processing of the MMU hwmod while
disabling the MMU.

Signed-off-by: Suman Anna <s-anna@ti.com>
arch/arm/mach-omap2/omap_hwmod_54xx_data.c

index a86faf0c9f539c0c99d3eb599f3058e40e0c1deb..8d1e6cb3910efa991a49f9d23462da2acf21a222 100644 (file)
@@ -330,6 +330,36 @@ static struct omap_hwmod omap54xx_dmic_hwmod = {
        },
 };
 
+/*
+ * 'dsp' class
+ * dsp sub-system
+ */
+
+static struct omap_hwmod_class omap54xx_dsp_hwmod_class = {
+       .name   = "dsp",
+};
+
+static struct omap_hwmod_rst_info omap54xx_dsp_resets[] = {
+       { .name = "dsp", .rst_shift = 0 },
+};
+
+/* dsp */
+static struct omap_hwmod omap54xx_dsp_hwmod = {
+       .name           = "dsp",
+       .class          = &omap54xx_dsp_hwmod_class,
+       .clkdm_name     = "dsp_clkdm",
+       .rst_lines      = omap54xx_dsp_resets,
+       .rst_lines_cnt  = ARRAY_SIZE(omap54xx_dsp_resets),
+       .main_clk       = "dpll_iva_h11x2_ck",
+       .prcm = {
+               .omap4 = {
+                       .clkctrl_offs = OMAP54XX_CM_DSP_DSP_CLKCTRL_OFFSET,
+                       .rstctrl_offs = OMAP54XX_RM_DSP_RSTCTRL_OFFSET,
+                       .context_offs = OMAP54XX_RM_DSP_DSP_CONTEXT_OFFSET,
+               },
+       },
+};
+
 /*
  * 'dss' class
  * display sub-system
@@ -911,6 +941,37 @@ static struct omap_hwmod omap54xx_i2c5_hwmod = {
        },
 };
 
+/*
+ * 'ipu' class
+ * imaging processor unit
+ */
+
+static struct omap_hwmod_class omap54xx_ipu_hwmod_class = {
+       .name   = "ipu",
+};
+
+static struct omap_hwmod_rst_info omap54xx_ipu_resets[] = {
+       { .name = "cpu0", .rst_shift = 0 },
+       { .name = "cpu1", .rst_shift = 1 },
+};
+
+/* ipu */
+static struct omap_hwmod omap54xx_ipu_hwmod = {
+       .name           = "ipu",
+       .class          = &omap54xx_ipu_hwmod_class,
+       .clkdm_name     = "ipu_clkdm",
+       .rst_lines      = omap54xx_ipu_resets,
+       .rst_lines_cnt  = ARRAY_SIZE(omap54xx_ipu_resets),
+       .main_clk       = "dpll_core_h22x2_ck",
+       .prcm = {
+               .omap4 = {
+                       .clkctrl_offs = OMAP54XX_CM_IPU_IPU_CLKCTRL_OFFSET,
+                       .rstctrl_offs = OMAP54XX_RM_IPU_RSTCTRL_OFFSET,
+                       .context_offs = OMAP54XX_RM_IPU_IPU_CONTEXT_OFFSET,
+               },
+       },
+};
+
 /*
  * 'kbd' class
  * keyboard controller
@@ -2081,6 +2142,14 @@ static struct omap_hwmod_ocp_if omap54xx_l4_cfg__l3_main_1 = {
        .user           = OCP_USER_MPU | OCP_USER_SDMA,
 };
 
+/* dsp -> l3_main_1 */
+static struct omap_hwmod_ocp_if omap54xx_dsp__l3_main_1 = {
+       .master         = &omap54xx_dsp_hwmod,
+       .slave          = &omap54xx_l3_main_1_hwmod,
+       .clk            = "l3_iclk_div",
+       .user           = OCP_USER_MPU | OCP_USER_SDMA,
+};
+
 /* l4_cfg -> mmu_dsp */
 static struct omap_hwmod_ocp_if omap54xx_l4_cfg__mmu_dsp = {
        .master         = &omap54xx_l4_cfg_hwmod,
@@ -2113,6 +2182,14 @@ static struct omap_hwmod_ocp_if omap54xx_l4_cfg__l3_main_2 = {
        .user           = OCP_USER_MPU | OCP_USER_SDMA,
 };
 
+/* l3_main_2 -> ipu */
+static struct omap_hwmod_ocp_if omap54xx_l3_main_2__ipu = {
+       .master         = &omap54xx_l3_main_2_hwmod,
+       .slave          = &omap54xx_ipu_hwmod,
+       .clk            = "l3_iclk_div",
+       .user           = OCP_USER_MPU | OCP_USER_SDMA,
+};
+
 /* l3_main_2 -> mmu_ipu */
 static struct omap_hwmod_ocp_if omap54xx_l3_main_2__mmu_ipu = {
        .master         = &omap54xx_l3_main_2_hwmod,
@@ -2712,7 +2789,9 @@ static struct omap_hwmod_ocp_if *omap54xx_hwmod_ocp_ifs[] __initdata = {
        &omap54xx_l3_main_3__l3_instr,
        &omap54xx_l3_main_2__l3_main_1,
        &omap54xx_l4_cfg__l3_main_1,
+       &omap54xx_dsp__l3_main_1,
        &omap54xx_mpu__l3_main_1,
+       &omap54xx_l3_main_2__ipu,
        &omap54xx_l3_main_1__l3_main_2,
        &omap54xx_l4_cfg__l3_main_2,
        &omap54xx_l3_main_1__l3_main_3,